Welcome to the upgraded MacSphere! We're putting the finishing touches on it; if you notice anything amiss, email macsphere@mcmaster.ca

A VLSI ARCHITECTURE AND THE FPGA IMPLEMENTATION FOR MULTI-RATE LDPC DECODING

dc.contributor.advisorNicolici, Nicolaen_US
dc.contributor.authorJobes, Marken_US
dc.contributor.departmentElectrical and Computer Engineeringen_US
dc.date.accessioned2014-06-18T16:44:45Z
dc.date.available2014-06-18T16:44:45Z
dc.date.created2011-05-13en_US
dc.date.issued2009en_US
dc.description.abstract<p>Low density parity check (LOPC) codes are utilized frequently in practice as a means of forward error control or error detection. This thesis intends to provide a very large scale integration (VLSI) architecture and corresponding field programmable gate array (FPGA) based implementation for a multi-rate LDPC code.</p> <p><br />Utilizing inherent properties in the quasi-cyclic parity check matrix construction for multiple rates, a nested node situation is exploited. This exploitation produces an architecture that, for this thesis' case study of 802.15-3c, has area savings in the check node update calculation block of roughly half the design that would support multiple rates via parallel instantiation of nodes inside the check node update calculation block.</p>en_US
dc.description.degreeMaster of Applied Science (MASc)en_US
dc.identifier.otheropendissertations/4102en_US
dc.identifier.other5121en_US
dc.identifier.other2013897en_US
dc.identifier.urihttp://hdl.handle.net/11375/8936
dc.subjectElectrical and Computer Engineeringen_US
dc.subjectElectrical and Computer Engineeringen_US
dc.titleA VLSI ARCHITECTURE AND THE FPGA IMPLEMENTATION FOR MULTI-RATE LDPC DECODINGen_US
dc.typethesisen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
fulltext.pdf
Size:
3.1 MB
Format:
Adobe Portable Document Format