Skip navigation
  • Home
  • Browse
    • Communities
      & Collections
    • Browse Items by:
    • Publication Date
    • Author
    • Title
    • Subject
    • Department
  • Sign on to:
    • My MacSphere
    • Receive email
      updates
    • Edit Profile


McMaster University Home Page
  1. MacSphere
  2. Open Access Dissertations and Theses Community
  3. Open Access Dissertations and Theses
Please use this identifier to cite or link to this item: http://hdl.handle.net/11375/6357
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorMcCrackin, Danielen_US
dc.contributor.authorMekhiel, Nassief Nagien_US
dc.date.accessioned2014-06-18T16:35:11Z-
dc.date.available2014-06-18T16:35:11Z-
dc.date.created2010-06-22en_US
dc.date.issued1995-09en_US
dc.identifier.otheropendissertations/1672en_US
dc.identifier.other3229en_US
dc.identifier.other1368121en_US
dc.identifier.urihttp://hdl.handle.net/11375/6357-
dc.description.abstract<p>The gap between processor speeds and memory speeds is increasing. The performance of supercomputers and the scalability of multiprocessor systems is very dependent on the memory system speed.</p> <p>A cache system helps to narrow the processor/memory speed gap, but cannot completely decouple the processor from slow memory.</p> <p>The optimization of main memory performance and the use of a deep multilevel cache hierarchy are proposed here to bridge the processor/memory latency gap.</p> <p>A novel design that combines optimized bank interleaving with several main memory (DRAM) timing modes to increase memory performance is presented. Four different protocols based on this design are proposed and investigated.</p> <p>Enforcing the inclusion property for multi-level caches is proposed. A new design that uses three level caches is preserved and three different models are given.</p> <p>A design flow graph that makes the design of a multi-level memory system simpler and more flexible is introduced. Selected traces that match real workloads running on a wide range of computers are used to calculate realistic overall system performance.</p>en_US
dc.subjectElectrical and Computer Engineeringen_US
dc.subjectElectrical and Computer Engineeringen_US
dc.titlePerformance Optimization of Hierarchical Memory Systemsen_US
dc.typethesisen_US
dc.contributor.departmentElectrical and Computer Engineeringen_US
dc.description.degreeDoctor of Philosophy (PhD)en_US
Appears in Collections:Open Access Dissertations and Theses

Files in This Item:
File SizeFormat 
fulltext.pdf
Open Access
2.56 MBAdobe PDFView/Open
Show simple item record Statistics


Items in MacSphere are protected by copyright, with all rights reserved, unless otherwise indicated.

Sherman Centre for Digital Scholarship     McMaster University Libraries
©2022 McMaster University, 1280 Main Street West, Hamilton, Ontario L8S 4L8 | 905-525-9140 | Contact Us | Terms of Use & Privacy Policy | Feedback

Report Accessibility Issue