Please use this identifier to cite or link to this item:
http://hdl.handle.net/11375/21952
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Deen, Jamal | - |
dc.contributor.author | Jafferali, Nabeel | - |
dc.date.accessioned | 2017-09-28T14:10:23Z | - |
dc.date.available | 2017-09-28T14:10:23Z | - |
dc.date.issued | 2005-08 | - |
dc.identifier.uri | http://hdl.handle.net/11375/21952 | - |
dc.description.abstract | <p> In past years, wireless technology has seen an incredible boom. As a result, industry has gone to great lengths to make wireless devices cheaper, smaller, faster and less power- hungry. This has prompted a significant interest in the research world to design circuit components that would facilititate these goals. However, much of the focus has been on wireless technology for communications applications, such as wireless telephony and wireless computer networking. More recently, there has been a focus on developing circuits for other wireless applications, one of which is wireless sensor networks. Such applications would demand extremely low-power operation, especially from the RF front-end. We have concentrated on achieving low-power operation for one of the important building blocks of the RF transceiver, which is the frequency downconversion mixer. </p> <p> In this thesis, we describe the design and results of two mixers, both designed in CMOS O.l8J.Lm technology offered by the Canadian Microelectronics Corporation (CMC). The first design uses the body terminal of the transistor as one of the inputs. This method allows for the radio-frequency (RF) and local oscillator (LO) stages in traditional switching mixers to be collapsed into one stage, thereby allowing for operation at lower supply voltages and lower power comsumption levels. This mixer was designed to downconvert a 1.9GHz RF signal to a 250MHz intermediate-frequency (IF) signal. The measured performance characteristics resulted in a power consumption of 400J.LW from a 0.8V supply, a conversion gain of 1dB, a single sideband (SSB) noise figure of 1ldB, and an input-referred 3rd-order intercept point (IIP3) of -9dBm. </p> <p> The second mixer design used a folding architecture to reduce the supply voltage headroom needed, as well as distribute the current appropriately for high-gain and lowpower operation. This mixer was designed to downconvert a 2.4GHz RF signal to a 100MHz IF signal. The simulated performance characteristics showed a power consumption of 640).1 W from a 1 V supply, a conversion gain of 4dB, a SSB noise figure of 19dB, and an IIP3 of -6.5dBm. </p> | en_US |
dc.language.iso | en | en_US |
dc.subject | Low-Voltage | en_US |
dc.subject | Low-Power | en_US |
dc.subject | CMOS | en_US |
dc.subject | Downconversion | en_US |
dc.title | Low-Voltage, Low-Power CMOS Downconversion Mixers | en_US |
dc.contributor.department | Electrical Engineering | en_US |
dc.description.degreetype | Thesis | en_US |
dc.description.degree | Master of Applied Science (MASc) | en_US |
Appears in Collections: | Digitized Open Access Dissertations and Theses |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Jafferali_Nabeel_2005Aug_Masters.pdf | 2.72 MB | Adobe PDF | View/Open |
Items in MacSphere are protected by copyright, with all rights reserved, unless otherwise indicated.