Skip navigation
  • Home
  • Browse
    • Communities
      & Collections
    • Browse Items by:
    • Publication Date
    • Author
    • Title
    • Subject
    • Department
  • Sign on to:
    • My MacSphere
    • Receive email
      updates
    • Edit Profile


McMaster University Home Page
  1. MacSphere
  2. Open Access Dissertations and Theses Community
  3. Open Access Dissertations and Theses
Please use this identifier to cite or link to this item: http://hdl.handle.net/11375/12053
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorNicolici, Nicolaen_US
dc.contributor.authorLak, Zahraen_US
dc.date.accessioned2014-06-18T16:58:06Z-
dc.date.available2014-06-18T16:58:06Z-
dc.date.created2012-04-27en_US
dc.date.issued2012en_US
dc.identifier.otheropendissertations/6971en_US
dc.identifier.other7969en_US
dc.identifier.other2803809en_US
dc.identifier.urihttp://hdl.handle.net/11375/12053-
dc.description.abstract<p>The number of speed-limiting paths in modern digital integrated circuits (ICs) is in the range of millions. Due to un-modelled electrical effects and process variations in advanced fabrication technologies, it is difficult for pre-silicon timing analysis tools to provide accurate delay estimates. Hence, programmable delay elements are commonly inserted in high-performance circuits in order to provide a tuning mechanism at the post-silicon phase. Due to the large number of such tuning elements, finding the appropriate configuration bits for each element mandates an automated approach.</p> <p>In this thesis we present three contributions to the field of digital IC design automation that leverage the presence of programmable delay tuning elements. These new automated approaches are geared toward three distinct objectives. The first one is to maximize the circuit performance using a scalable algorithmic framework. The second objective is to combat the lifetime performance degradation caused by circuit aging. The final objective is to improve the timing of the scan enable signal during the at-speed testing of digital ICs.</p> <p>As the programmable delay tuning elements will become prevalent in the future generations of digital ICs, the contributions from this thesis will help improve the design methodologies that are expected to evolve in order to address at runtime the timing problems introduced by the increased fabrication process variability.</p>en_US
dc.subjectPost-siliconen_US
dc.subjectperformance maximizationen_US
dc.subjectreliabilityen_US
dc.subjecttesten_US
dc.subjectclock tuning elementsen_US
dc.subjectperformance degradationen_US
dc.subjectDigital Circuitsen_US
dc.subjectDigital Circuitsen_US
dc.titleOn Using Programmable Delay Tuning Elements To Improve Performance, Reliability, and Testing of Digital ICsen_US
dc.typethesisen_US
dc.contributor.departmentElectrical and Computer Engineeringen_US
dc.description.degreeDoctor of Philosophy (PhD)en_US
Appears in Collections:Open Access Dissertations and Theses

Files in This Item:
File SizeFormat 
fulltext.pdf
Open Access
1.43 MBAdobe PDFView/Open
Show simple item record Statistics


Items in MacSphere are protected by copyright, with all rights reserved, unless otherwise indicated.

Sherman Centre for Digital Scholarship     McMaster University Libraries
©2022 McMaster University, 1280 Main Street West, Hamilton, Ontario L8S 4L8 | 905-525-9140 | Contact Us | Terms of Use & Privacy Policy | Feedback

Report Accessibility Issue