# IMPACT OF SCALING ON NOISE BEHAVIOR OF SUB-100NM MOSFETS

By

GE TAN, B.A.Sc.

A Thesis

Submitted to the School of Graduate Studies

in Partial Fulfillment of the Requirements

for the Degree of

Master of Science

McMaster University

©Copyright by Ge Tan, August 2011

MASTER OF SCIENCE (2011)

(Electrical and Computer Engineering)

McMaster University

Hamilton, Ontario

TITLE: Impact of Scaling on Noise Behavior of Sub-100nm MOSFETs

AUTHOR: Ge (Kevin) Tan, B.A.Sc. (Elec. Eng.)

SUPERVISOR: Chih-Hung (James) Chen,

(Tsinghua University)

Professor, Electrical and Computer Engineering Department

B.Sc. (National Central University)

M.S. (Simon Fraser University)

Ph.D. (McMaster University)

NUMBER OF PAGES: xiii, 71

## Abstract

With the device advancement which meets the manufacturing requirement in modern integrated circuits (IC), complementary metal-oxide-semiconductor (CMOS) technology attracts lots of attention for low-cost and high-speed analog applications. In recent years, device scaling has been the engine driving the microelectronics revolution as described in Moore's Law. Along with this device size decreasing, on the other hand, the noise behavior of modern metal-oxide-semiconductor field-effect transistors (MOSFETs) becomes an important issue for low-power and mobile applications, because the longer operation time between two battery charges is required. Since in wireless communications only a limited amount of noise can be tolerated due to this requirement, studying the impact of the device scaling on MOSFET noise along with accurate noise prediction becomes a critical issue.

This thesis presents the noise characterization, modeling, and simulation of deep sub-100nm bulk MOSFETs and predicts the noise behavior for future technology nodes. There are two main subjects discussed in this thesis. First, we present the impact of scaling of MOSFETs on channel thermal noise. Second, we investigate how the technology development can affect noise performance of a single transistor.

In the first topic, analytical MOSFET channel thermal noise expressions are presented and verified. We calibrate our model using experimental data from devices in 60 nm technology node. The technology scaling issue of MOSFETs on noise performance is also examined by applying the parameters predicted in the International Technology Roadmap of Semiconductor (ITRS). Noise parameters such as minimum noise figure  $(NF_{min})$  and equivalent noise resistance  $(R_n)$  are calculated and verified using dc and noise models.

In the second topic, a new figure of merit, namely equivalent noise sheet resistance, is defined for the first time to demonstrate the impact of scaling. This new figure of merit represents the intrinsic part of the equivalent noise resistance that excludes the geometry information of the device, which captures the technology related parameters of transistors. By defining equivalent noise sheet resistance, we can provide process information not only for IC designers but also for process engineers.

## Acknowledgements

I offer my sincerest gratitude to my supervisor, Prof. Chih-Hung (James) Chen, who supported me throughout my two years of Master study with his patience and tireless guidance. His expertise on noise characterization and analog ICs is world-class, and he also sets up a great example of how to be an excellent researcher. In addition, he is always accessible and willing to help his students with research work. Without his thoughtful concern and careful supervision, this thesis could not be completed.

I am also grateful to the Natural Sciences and Engineering Research Council (NSERC) and the McMaster University Graduate Fellowship program for financial support of this research.

Many thanks go in particular to Bigchoug Hung, Peiming Lei, and Chune-Sin Yeh, who have provided me with all device experimental data in my thesis along with their valuable support and experiences. I would also like to thank United Microelectronics Corporation which provides device measurement equipment for our research work.

Last but not least, I would like to thank my parents and family for their unceasing encouragement and concern during my study.

# **TABLE OF CONTENTS**

| Abstract    | iii                                                |
|-------------|----------------------------------------------------|
| Acknowle    | edgementsv                                         |
| TABLE C     | DF CONTENTS vi                                     |
| List of Ta  | blesviii                                           |
| List of Fig | guresix                                            |
| List of Sy  | mbols xi                                           |
| List of Ab  | breviationsxiii                                    |
| Chapter 1   | : INTRODUCTION1                                    |
| 1.1 No      | Dise                                               |
| 1.2 M       | odern MOSFETs and Scaling Issue                    |
| 1.3 Co      | ontribution of This Thesis                         |
| 1.4 Th      | esis Organization                                  |
| Chapter 2   | : NOISE SOURCES IN SEMICONDUCTOR DEVICES AND NOISE |
| MODELS      | IN MOSFETS                                         |
| 2.1 No      | Dise Sources in Semiconductor Devices              |
| 2.1.1       | Thermal Noise (Johnson-Nyquist Noise)              |
| 2.1.2       | Shot Noise                                         |
| 2.1.3       | Flicker Noise (1/f Noise)                          |
| 2.1.4       | Generation-Recombination Noise (GR Noise)          |
| 2.2 D       | C Models in MOSFETs 11                             |
| 2.2.1       | I-V Model in MOSFETs 11                            |
| 2.2.2       | Non-Ideal Effects in MOSFETs                       |

| 2.3    | Noise Models in MOSFETs                                                   |
|--------|---------------------------------------------------------------------------|
| 2.3    | .1 Noise Sources in MOSFETs                                               |
| 2.3    | .2 Review of Channel Thermal Noise Modeling for Short Channel MOSFETs. 20 |
| 2.3    | .3 Channel Thermal Noise Model in MOSFETs                                 |
| Chapte | er 3: NOISE CHARACTERIZATION                                              |
| 3.1    | Two-port Noisy Theory and Noise Parameters                                |
| 3.2    | System Setup                                                              |
| 3.3    | Noise Factor Measurement                                                  |
| 3.4    | Noise Parameter Extraction                                                |
| 3.5    | Noise Source Extraction                                                   |
| Chapte | er 4: IMPACT OF SCALING ON CHANNEL THERMAL NOISE 45                       |
| 4.1    | Noise Model Calibration and Verification                                  |
| 4.2    | Noise Behavior in Future Devices                                          |
| 4.3    | Scaling Impact on Noise Behavior 55                                       |
| Chapte | er 5: CONCLUSIONS AND RECOMMENDATIONS 59                                  |
| 5.1    | Conclusions                                                               |
| 5.2    | Recommendations                                                           |

# List of Tables

| Table 4.1 Projected MOSFET Performance Analog Mixed-Signal CMOS Technology |      |
|----------------------------------------------------------------------------|------|
| to Calibrate                                                               | . 48 |
|                                                                            |      |
| Table 4.2 Updated Number of Fingers and Channel Width of MOSFETs           | . 52 |

# **List of Figures**

| Figure 2.1: and (b) a noi                     | Thermal noise models of a resistor with: (a) a noise voltage generator se current generator [64]                                                                                                                     | .6 |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 2.2: region (I) and                    | Schematic of a MOSFET channel divided into the gradual channel<br>d the velocity saturation region (II)                                                                                                              | 12 |
| Figure 3.1:                                   | Different representations of a noisy two-port network [31]                                                                                                                                                           | 27 |
| Figure 3.2:                                   | System configuration for microwave noise measurements [60].                                                                                                                                                          | 29 |
| Figure 3.3:                                   | Basic circuit diagram for a bolometer-based power meter [61],[63]                                                                                                                                                    | 30 |
| Figure 3.4:                                   | Schematic diagram for a double-stub impedance tuner [61],[63]                                                                                                                                                        | 31 |
| Figure 3.5:<br>Agilent 3460<br>impedance d    | (a) Measured output impedances $(Z_{ns})$ vs. frequency characteristics of an C noise source in both hot $(Z_{nsh})$ and cold $(Z_{nsc})$ states, and (b) normalized ifference between $Z_{nsh}$ and $Z_{nsc}$ [60]. | 33 |
| Figure 3.6:<br>to 50 Ω), (c)<br>[80].         | Extrinsic and intrinsic (or de-embedded) (a) $NF_{\min}$ , (b) $r_n$ ( $R_n$ normalized $ \Gamma_{opt} $ , and (d) $\angle \Gamma_{opt}$ for long- and short-channel transistors, respectively                       | 35 |
| Figure 4.1:<br>type MOSFE                     | Calculated (lines) and measured (symbols) (a) $NF_{min}$ and (b) $R_n$ for an n-<br>ET with $L = 60$ nm and $W = 4 \times 8 \times 4$ µm biased at $V_{ds} = 1.2$ V                                                  | 46 |
| Figure 4.2:<br>parameters in<br>(symbols) wi  | Calculated (a) $NF_{min}$ and (b) $R_n$ for n-type MOSFETs with process<br>n 60 nm technology node (lines) and in future technology nodes<br>ithout the CLM effect.                                                  | 49 |
| Figure 4.3:<br>technology n<br>effect.        | Simulated $g_m$ for n-type MOSFETs with process parameters in 60 nm ode (lines) and in future technology nodes (symbols) including the CLM                                                                           | 50 |
| Figure 4.4:<br>parameters in<br>(symbols) ind | Calculated (a) $NF_{min}$ and (b) $R_n$ for n-type MOSFETs with process<br>n 60 nm technology node (lines) and in future technology nodes<br>cluding the CLM effect.                                                 | 51 |
| Figure 4.5:<br>parameters in<br>(symbols) wi  | Calculated (a) $NF_{min}$ and (b) $R_n$ for n-type MOSFETs with process<br>n 60 nm technology node (lines) and in future technology nodes<br>ith different finger numbers.                                           | 53 |
| Figure 4.6:                                   | Decomposed $R_n$ scaling trend – gate resistance $R_g$ and $S_{id}/g_m^2$                                                                                                                                            | 54 |

| Figure 4.7:                   | Measured (symbols) and calculated (lines) $R_{nsh}$ for NFETs                                                      | 57 |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------|----|
| Figure 4.8: lengths at dif    | Simulated equivalent noise sheet resistance $R_{nsh}$ as a function of gate ferent $E_c$ and mobilities for NFETs  | 57 |
| Figure 4.9:<br>lengths at dif | Simulated equivalent noise sheet resistance $R_{nsh}$ as a function of gate ferent $E_c$ and mobilities for PFETs. | 58 |

# List of Symbols

| Symbol             | Definition                                                                                    |
|--------------------|-----------------------------------------------------------------------------------------------|
| Bopt               | optimized source susceptance                                                                  |
| C <sub>OX</sub>    | dioxide capacitance                                                                           |
| $E_C$              | critical electrical field at which carriers travel at saturated velocity                      |
| $g_m$              | transconductance                                                                              |
| G <sub>opt</sub>   | optimized source conductance                                                                  |
| $i_n(f)$           | rms thermal noise current                                                                     |
| $I_{dc}$           | dc current                                                                                    |
| I <sub>d,sat</sub> | saturated current                                                                             |
| k                  | Boltzmann's constant                                                                          |
| L                  | transistor channel length                                                                     |
| Ĺ                  | length of gradual channel region                                                              |
| $N_a$              | doping concentration                                                                          |
| NF <sub>min</sub>  | minimum noise figure                                                                          |
| q                  | electronic charge                                                                             |
| $Q_{inv}$          | total charge in inversion layer                                                               |
| $R_{eq}$           | MOSFET equivalent resistance                                                                  |
| $R_n$              | equivalent noise resistance                                                                   |
| S <sub>id</sub>    | power spectral density for channel thermal noise current                                      |
| Т                  | temperature in Kelvins                                                                        |
| $t_{ox}$           | oxide thickness                                                                               |
| V <sub>sat</sub>   | saturation velocity                                                                           |
| $v_n(f)$           | rms thermal noise voltage                                                                     |
| $V_{BS}$           | voltage between substrate and source terminal                                                 |
| $V_{DS}$           | voltage between drain and source terminal                                                     |
| V <sub>DSAT</sub>  | voltage potential at pinch-off point with bias<br>condition $V_{DS} > V_{DSAT}$ in saturation |
| $V_{GS}$           | voltage between gate and source terminal                                                      |

| $V_{th}$        | threshold voltage                                   |
|-----------------|-----------------------------------------------------|
| W               | transistor width                                    |
| $X_{dep}$       | depletion width                                     |
| $x_j$           | junction depth                                      |
| λ               | fitting parameter in CLM effect                     |
| τ               | lifetime of carriers                                |
| γ               | body effect coefficient                             |
| ω               | angular frequency                                   |
| $\mu_{e\!f\!f}$ | effective mobility                                  |
| $\Delta f$      | frequency interval                                  |
| $\Delta L$      | length of velocity saturation region                |
| ΔN              | number of carriers in a small section along channel |

# List of Abbreviations

| Symbol            | Definition                                           |
|-------------------|------------------------------------------------------|
| CLM               | channel length modulation                            |
| CMOS              | complementary metal-oxide-semiconductor              |
| FBB               | forward body bias                                    |
| G-R               | Generation – Recombination                           |
| IC                | Integrated Circuit                                   |
| ITRS              | International Technology Roadmap of Semiconductor    |
| MOSFET            | metal–oxide–semiconductor field-effect<br>transistor |
| NF <sup>(1)</sup> | number of fingers                                    |
| NF <sup>(2)</sup> | noise factors                                        |
| PSD               | power spectral density                               |
| RBB               | reverse body bias                                    |
| RF                | radio-frequency                                      |
| rms               | root mean square                                     |
| SCE               | short channel effect                                 |
| SNR               | signal-to-noise ratio                                |
| VCO               | voltage-controlled oscillator                        |

# Chapter 1: INTRODUCTION

## 1.1 NOISE

What is noise? Noise is one kind of unwanted perturbation that exists everywhere which can conceal real information from a wanted signal. We use "noise" to describe random fluctuation which results from physical mechanisms in electrical devices. Noise exists universally in electronic devices and systems. In both analog and digital electronics, electronic noise is a random signal in all circuits. For example, when measuring the voltage by using equipment, one may see fluctuations in the voltage, which is one example of electronic noise.

Noise is always a factor that limits the sensitivity of circuits and systems, because it limits the minimum signal that can be detected. With the noise, sometimes the wanted signal is masked by the random fluctuations and thus people cannot get the output signal that they want, especially when the signal is small. In other words, if the noise level is comparable to the real signal, people might fail to identify what is the desired signal, because the desired information in the real signal is overwhelmed by noise.

Since noise is a random process, its instantaneous value at certain time cannot be predicted. Then the question is how to measure the noise? One possibility is to measure the 'average power' in the frequency domain. If the noise voltage from a load resistor  $R_L$  is given by  $v_{noise}(t)$ , then the average power in a period T is given by

1

$$P_{noise} = \frac{1}{T} \int_{0}^{T} \frac{v_{noise}^2(t)}{R_L} dt$$
(1-1)

People use power spectral density (PSD) to show the strength of the variations (average power) carried by a noise waveform in a 1Hz bandwidth, denoted by the symbol,  $S_x(f)$ . For instance,  $S_V(f)$  can represent the PSD of a voltage source with the unit V<sup>2</sup>/Hz. The square root of PSD can be then taken as the input noise voltage, and the result is with the unit V/ $\sqrt{\text{Hz}}$ , considered as noise voltage generator. Similarly,  $S_I(f)$  can represent the PSD of a current sources with the unit A<sup>2</sup>/Hz, and the square root of it can be considered as noise current generator.

# 1.2 MODERN MOSFETS AND SCALING ISSUE

The metal-oxide-semiconductor field-effect transistor (MOSFET) is a device used for amplifying electronic signals. It is the basic unit which is widely used in CMOS technology. Since the invention of the first field-effect transistor in 1960, modern integrated circuits have been developing rapidly and MOSFET emerges as the dominant technology in ICs. People already see the increasing use of this technology in wireless products such as laptops, digital cameras, sensors, and cell phones.

Nowadays, as fabrication and manufacturing methods advance, it is possible to integrate millions of transistors on a single chip, and device scaling has been the engine which drives the revolution of integrated circuits. On the other hand, as the device size is getting smaller, people begin to consider the minimum dimension that can be fabricated and the limiting factor that prevents further scaling, etc. So far, device noise becomes a more complicated and important issue as this trend goes. For low-power applications, it is

hard for the system to distinguish between desired signal and noise, which may result in system error or failure. As the characteristic dimension of modern technology scales down from 0.18  $\mu$ m around the year 2000 to dozens of nano-meter scale, it is crucial for people to know if dimension scaling is profitable or not.

Another reason why people are motivated to do research in scaling impact of deep sub-100nm MOSFETs is that the unity gain frequency of MOSFETs nowadays can reach up to hundreds of GHz. This makes the deep sub-100nm MOSFETs very attractive for radio-frequency (RF) applications because of lower cost compared with other III-V technologies. However, when working in the RF region, noise becomes particularly important. Although people know that the minimum noise figure ( $NF_{min}$ ) decreases as the transistor scales down, this decreasing rate slows down. Therefore, what we concern about is whether there exists any limit in this scaling trend or not. Consequently, we want to see how noise behaves when the transistor scales down and that is the reason why we focus on the noise modeling for deep sub-100nm MOSFETs.

# **1.3 CONTRIBUTION OF THIS THESIS**

This thesis investigates the impact of scaling on MOSFETs and second order effects in the noise characteristics. Generally, there are three main contributions in the thesis. First, it develops a noise model with the lateral field effect for deep sub-100nm MOSFETs. Second, it predicts the noise behavior of transistors and analyzes future noise trend and device performance by examining noise parameters as well as signal-to-noise ratio (SNR). This procedure presents a clear picture to describe the noise performance in future devices. Finally, it introduces a new figure-of-merit - equivalent noise sheet resistance, which provides the information during the technology development for both circuit designers and process engineers.

# **1.4 THESIS ORGANIZATION**

This thesis consists of five chapters. In Chapter 1, the motivation of research purposes is described, and contribution and organization of this thesis are presented. Chapter 2 introduces the basics and classification of noises in semiconductor devices, along with the physical mechanisms and noise modeling of short-channel MOSFETs.

Chapter 3 talks about the accuracy issues of on-wafer noise characterization and noise measurements. It starts with the two-port noisy theory and noise parameters, and then gives the description of a microwave noise measurement system setup. The methods to extract the physical noise parameters are also presented. It also introduces the extraction algorithm of the induced gate noise of experimental data, followed by detailed procedure of extraction method.

In Chapter 4, based on the experimental data in 60nm CMOS process, model parameters are calibrated to set up a benchmark of this work. Furthermore, for devices shorter than 60nm, process parameters in ITRS Roadmap 2009 are used to predict noise performances. Equivalent noise sheet resistance is introduced as a new figure-of-merit for the first time, and the impact of its increasing trend as transistor scales down is also explained.

Finally, Chapter 5 concludes the thesis and recommend future work.

# Chapter 2:

# NOISE SOURCES IN SEMICONDUCTOR DEVICES AND NOISE MODELS IN MOSFETS

# 2.1 NOISE SOURCES IN SEMICONDUCTOR DEVICES

The noise in a device is the result of spontaneous fluctuations in current and voltage in the device. In this chapter we focus on the physical noise sources in MOSFETs. There are four types of noise sources, namely: (1) thermal noise; (2) shot noise; (3) 1/f noise (flicker noise); (4) generation - recombination (G-R) noise [1]-[5]. Noise modeling of each noise source will be presented in each section.

# 2.1.1 Thermal Noise (Johnson-Nyquist Noise)

One of the most common forms of noise is known as thermal noise (Johnson-Nyquist noise). Thermal noise was first observed by J. B. Johnson and given theoretical analysis by H. Nyquist, and that is why thermal noise is also called Johnson-Nyquist noise [2]. Thermal noise is a random fluctuation in voltage caused by random motion of charge carriers at a temperature above absolute zero Kelvin. The collisions among those carriers and between carriers and atoms cause carriers to change their speed and motion directions, and then lead to the fluctuation of current. Although we know the average current in a conductor is zero, the instantaneous current vibration is not, which gives rise to voltage/current fluctuation when measuring them. In a conductor, the noise power is proportional to its temperature which can be expressed as [1]

$$S = kT\Delta f \tag{2-1}$$

where k is the Boltzmann's constant,  $\Delta f$  is the frequency interval and T is temperature in degrees Kelvin. For a resistance, the root mean square (rms) thermal noise voltage can be expressed as [1][2]

$$v_n(f) = \sqrt{4kTR\Delta f} \tag{2-2}$$

with the rms thermal noise current as

$$i_n(f) = \sqrt{\frac{4kT}{R}\Delta f} .$$
(2-3)

Equations (2-2) and (2-3) are widely used to describe the power spectral density of the thermal noise. The noise generated by a physical resistor can be modeled as the equivalent circuit shown in Fig. 2.1.



Figure 2.1: Thermal noise models of a resistor with: (a) a noise voltage generator and (b) a noise current generator [64].

In MOSFETs, the most dominant noise source is the channel thermal noise. A MOSFET normally works with an inverse resistive channel between the drain and the

source. The terminal resistance of MOSFET will contribute to total thermal noise of MOSFET as well. Compared with the channel thermal noise, their contribution is small except for the gate resistance. Therefore when analyzing thermal noise of MOSFETs, channel thermal noise is the major concern.

# 2.1.2 Shot Noise

Shot noise exists in semiconductor devices such as transistors or diodes. It is generated when carriers are injected into a sample volume independently of one another (where a potential barrier exists) and caused by discreteness of electron charges. Electrons arrive at the barriers discretely at random time, and that is why this type of noise is called shot noise. Shot noise is well known to occur in devices such as solid-state devices, tunnel junctions, Schottky barrier diodes and p-n junctions. The shot noise current spectral density is proportional to the bias current and the electron charge, which is presented as [2]

$$i_n^2 = 2qI_{dc}\Delta f \tag{2-4}$$

where q is the electronic charge and  $I_{dc}$  is the dc current.

According to [6], there is another type of shot noise - gate shot noise. Gate shot noise is usually neglected in radio-frequency (RF) models, whose impact is always associated with gate leakage current in MOSFETs. Gate leakage becomes important when there is a charge carrier tunnelling through gate dioxide [7]. When gate thickness is in nanometer-scale, this phenomenon is more obvious and cannot be neglected.

# 2.1.3 Flicker Noise (1/f Noise)

Another important noise source is the flicker noise, which is found in many different physical systems such as insulators, semiconductor devices, and normal metals. It is called 1/f noise or low frequency noise because its spectral density is proportional to  $1/f^{\beta}$ , where  $\beta$  is, in the range from 0.8 to 1.3 in different devices. The spectral density increases as frequency decreases and it is an important noise source in low frequency circuits. It causes an increment of phase noise in the voltage-controlled oscillators (VCO) since it can be up-converted in such circuits. There are three different theories to explain the physical mechanisms of flicker noise: the McWhorter number fluctuation theory model [10], the Hooge mobility fluctuation theory model [11] and the unified 1/f noise theory model [13]. It has been reported that all theories are possible mechanisms which lead to the 1/f noise in MOSFETs.

# a) McWhorter number fluctuation theory

In McWhorther's theory [10], the physical mechanism of 1/f noise is caused by the random trapping and detrapping of mobile carriers in the trap located at Si-SiO<sub>2</sub> interface and within the gate oxide. It has been verified by lots of experiments that the 1/fnoise is proportional to the effective trap density near the quasi-Fermi level. An efficient and applicable method to decrease flicker noise is to improve the surface quality of the devices.

The 1/f noise current in the drain and the source channel is given by [10]

$$\overline{v_f^2}(f) = \frac{K_F}{2 \cdot \mu \cdot C_{OX}^2 \cdot W \cdot L \cdot f}$$
(2-5)

where  $K_F$  is the constant which depends on the manufacturing process, f is the operational

frequency,  $\mu$  is the mobility,  $C_{OX}$  is the dioxide capacitance, W is the device width, and L is the total length.

#### *b)* Hooge mobility fluctuation theory

Hooge's empirical model considers the 1/f noise as a result of carrier mobility fluctuation due to the lattice scattering. Based on his model, the 1/f noise spectrum density is given by [11],[12]

$$\frac{\overline{i_f^2}(f)}{I^2} = \frac{\alpha_l}{N \cdot f}$$
(2-6)

where  $\alpha_l$  is the dimensionless Hooge 1/*f* noise constant with values between 10<sup>-7</sup> and 10<sup>-3</sup> and *N* is the total number of charges. This expression is an empirical equation.

## *c)* Unified 1/f noise theory

A unified model for the flicker noise in MOSFETs has been developed in [13] which incorporates both theories mentioned above, since the mechanisms stated in those two different theories exist together, and it is difficult to verify the noise generation mechanism independently. This unified model extends the carrier fluctuation theory and includes the free charge Coulomb scattering mechanism. The number of total charges are correlated with mobility fluctuations. This unified model has been verified by simulations and experimental data, which can be applied to many compact models such as BSIM4 [21] and MOS Model 11 [65]. The analytical expression is given by [13]

$$S_{I_d}(f) = \frac{kTI_d^2}{\gamma f WL^2} \int_0^L N_t(E_{fn}) [\frac{1}{N(x)} \pm \alpha \mu]^2 dx \qquad (2-7)$$

where *L* is the channel length, *W* is the channel width, *k* is the Boltzmann constant,  $I_d$  is the dc current, *N* is the number of channel carriers per unit area,  $N_t$  is the number of interface traps,  $E_{fn}$  is the quasi Fermi level,  $\gamma$  is the attenuation coefficient of electron wave function in oxide, and *T* is the absolute temperature in Kelvin.

## 2.1.4 Generation-Recombination Noise (GR Noise)

There are two states of electrons and holes in semiconductor devices – delocalized states and localized states. An electron or a hole can transit between those two states and this process is the so called generation-recombination. Noise generated by the generation-recombination process is straightforward as its name reveals: it is due to the random emission of charge carriers at defect centers in semiconductors [14]. Trapping centers in the bulk of the device can cause generation-recombination noise. The GR noise strongly depends on the quality and properties of the semiconductor. Along with the 1/*f* noise, it is one of the major noise sources in low-frequency circuits. The noise power spectral density of generation-recombination process is given by [15]

$$S_i(f) = \frac{4q\mu\alpha}{L^2} I_d V_d \frac{\tau}{1+\omega^2 \tau^2}$$
(2-8)

where  $\tau$  is the lifetime of carriers,  $\omega$  is the angular frequency,  $V_d$  is the drain voltage,  $I_d$  is dc current, and *L* is the channel length. The parameter  $\alpha$  is defined by a relation equation as

$$\alpha = \frac{\delta \Delta N^2}{\Delta N} \tag{2-9}$$

where  $\Delta N$  is the number of carriers in a small section along the channel.

#### **2.2 DC MODELS IN MOSFETS**

## 2.2.1 I-V Model in MOSFETs

The dc and noise models assume that the device channel can be divided into two consecutive regions: the gradual channel region (Region • in Fig. 2.2) and the velocity saturation region (Region • in Fig. 2.2), between the source and drain terminals.

The physics-based dc model used in this thesis to calculate the drain current is given by [5],[46],[47],[48]

$$I_{D} = \begin{cases} \frac{W}{L} \frac{C_{OX} u_{EFF}}{1 + V_{DS} / (E_{C}L)} (V_{GS} - V_{TH} - \frac{\alpha}{2} V_{DS}) V_{DS}, & (for \ V_{DS} \le V_{DSAT}) \\ \frac{W}{L'} \frac{C_{OX} u_{EFF}}{1 + V_{DSAT} / (E_{C}L')} (V_{GS} - V_{TH} - \frac{\alpha}{2} V_{DSAT}) V_{DSAT}, & (for \ V_{DS} > V_{DSAT}) \end{cases}$$
(2-10)

where  $\mu_{EFF}$  is the effective mobility,  $V_{TH}$  is the threshold voltage,  $C_{ox}$  is gate oxide capacitance,  $\alpha$  describes the bulk charge effect on the threshold voltage,  $V_{DSAT}$  is the voltage potential at pinch-off point with bias condition  $V_{DS} > V_{DSAT}$  in saturation, and L' is the channel length for the gradual channel region ( $L' = L - \Delta L$ , where  $\Delta L$  is defined in (Eqn. 2-13)). Here  $V_{DSAT}$  is given by

$$V_{DSAT} = \frac{E_{C}L(V_{GS} - V_{TH})}{\alpha E_{C}L + (V_{GS} - V_{TH})}$$
(2-11)

where  $E_C$  is the critical electrical field at which carriers travel at their saturated velocity. In this dc model, non-ideal effects as lateral field effect, short channel effect, vertical field effect and CLM effect are included, as stated in the following section. For the CLM effect, we also use the fitting parameter  $\lambda$  to tune the length ( $\Delta L$ ) in order to have an appropriate dc current.

# 2.2.2 Non-Ideal Effects in MOSFETs

a) Channel Length Modulation (CLM) Effect



# Figure 2.2: Schematic of a MOSFET channel divided into the gradual channel region (I) and the velocity saturation region (II).

When MOSFETs work in the saturation region with  $V_{DS} > V_{DSAT}$ , the mobile carriers travel at their saturated velocity at the so-called "pinch-off" point. The channel of a MOSFET is now divided into two regions, namely the gradual channel region (I) and the velocity saturation region (II), as shown in Fig. 2.2. The channel length  $L_{eff}$  in the gradual channel region is reduced from  $L_{eff}$  to  $L_{sat}$  ( $L_{sat} = L_{eff} - \Delta L$ ). This results in the increment of the dc current.

For deep sub-100nm MOSFETs, the channel length modulation effect becomes important in the channel thermal noise modeling [16]. The models for  $\Delta L$  in the velocity saturation region have been given in [17]-[19]. The  $\Delta L$  model is given by [16]

$$\Delta L = \frac{1}{\alpha} \ln(\frac{\alpha (V_{DS} - V_{DSAT}) + E_D}{E_C}), \qquad (2-12)$$

$$E_D = E_C \sqrt{1 + (\frac{\alpha (V_{DS} - V_{DSAT})}{E_C})^2}$$
, and (2-13)

$$\alpha = \lambda \sqrt{\frac{3}{2} \frac{C_{OX}}{x_j \varepsilon_{si} \varepsilon_o}}$$
(2-14)

where  $x_j$  is the junction depth,  $E_C$  is the critical electrical field at which carriers travel at their saturated velocity,  $\varepsilon_{Si}$  is the silicon dielectric constant,  $\varepsilon_o$  is the vacuum dielectric constant, and  $\lambda$  is the fitting parameter to model the CLM effect. For deep sub-100nm MOSFETs, the PSD of the channel thermal noise will be much lower than the experimental data if the CLM effect is not included [16].

## b) Short Channel Effect (SCE)

In long channel MOSFETs, the gate voltage controls all space charge in the inversion layer along the channel. As channel length decreases, the total charges in the depletion region under the gate controlled by gate terminal will decrease since they are shared by depletion region at both drain and source terminals [20]. As a result, the threshold voltage ( $V_{th}$ ) will then decrease. The SCE model of threshold voltage is given by [21],[22]

$$\Delta V_{th} = -\frac{0.5 \cdot DVT0}{\cosh(DVT1 \cdot \frac{L_{eff}}{l_t}) - 1} (V_{bi} - \Phi_s)$$
(2-15)

where *DVT0*, *DVT1* are the first and the second body bias coefficients of short-channel effect on  $V_{th}$ , respectively.  $V_{bi}$  is the built-in voltage of the source/drain junctions and  $\Phi_s$  is the surface potential. Here  $l_t$  is given by

$$l_{t} = \sqrt{\frac{\varepsilon_{si} \cdot TOXE \cdot X_{dep}}{EPSROX}} \cdot (1 + DVT2 \cdot V_{bs})$$
(2-16)

where DVT2 is the body bias coefficient of short-channel effect on  $V_{th}$ ,  $X_{dep}$  is the depletion width, TOXE is the electrical gate oxide thickness, and *EPSROX* is one gate dielectric constant as an alternative approach to model high-*k* dielectrics.

#### c) Mobility Variation

In MOSFET I-V characteristics, carrier mobility is one of the most important parameters. As carriers travel in channel, they are attracted to the oxide-semiconductor into surface, and their motion will be inhibited by carrier scattering. Carrier scattering will directly affect two characteristics of conductors, which are the stochastic activity of carriers (noise) and the hindrance to the flow of charges (resistance) [23]. In other words, it gives rise to the stochastic motion of carriers in the material, while it can be seen as the obstacles that limit the motion of carriers as well.

In the modern technologies, the phenomenon of scattering has a great influence on mobility of carriers, and consequently the carrier velocity decreases due to scattering. The scattering mechanisms in MOSFETs are more complicated than those in their constituent elements. Several surface effects in MOSFETs add and sometimes dominate the scattering mechanisms presented in the device. The most dominant scattering mechanisms for MOSFET devices are phonon scattering, surface roughness scattering, ionized bulk impurity scattering and charge scattering from the Si/SiO<sub>2</sub> surface. As the device scales down with the gate oxide thickness decreasing, the vertical electric field increases and more electrons are attracted to the oxide-semiconductor surface, where there exists varieties of unstable chemical bond and impurity ions. That's why the modeling of carriers becomes a major concern for device engineers. The mobility degradation which includes the effects of Coulombic scattering, surface roughness scattering, and phonon scattering can be expressed as [25],[26]

$$\mu_{eff} = \frac{U0}{1 + (UA + UC \cdot V_{bseff})(\frac{V_{gseff} + 2V_{th}}{TOXE}) + UB(\frac{V_{gseff} + 2V_{th}}{TOXE})^2}$$
(2-17)

where U0 is the effective mobility at low transverse field,  $V_{th}$  is the threshold voltage, TOXE is the oxide thickness, and UA, UB, UC are the fitting coefficients used to characterize first and second order mobility degradation.

#### *d)* Velocity Saturation

In the analysis of traditional long channel MOSFETs, the mobility is considered to be constant, which is the ideal case. As the characteristic dimension shrinks, the electric field along the horizontal direction increases and thus, the carrier velocity saturates. The velocity saturation effect happens when the horizontal electric field is approximately  $10^4$  V/cm [20]. The velocity degradation due to the lateral field effect can be expressed as [40]

$$v(x) = \begin{cases} \frac{u_{eff}E(x)}{1 + \frac{E(x)}{E_c}} & E(x) < E_c \\ v_{sat} & E(x) \ge E_c \end{cases}$$
(2-18)

where  $\mu_{eff}$  is the effective mobility, E(x) is the horizontal electrical field,  $E_c$  is the critical field, and  $v_{sat}$  is the saturation velocity which is the maximum velocity carriers travel in the channel.

# e) Hot Carrier Effect

With technology scaling down, the hot carrier effect becomes increasingly significant because the electric field in short-channel devices are greater than that in the traditional long channel devices. Most of the time, MOSFETs will in the saturation region. For short-channel devices, their electric field in the velocity saturation region becomes stronger since the voltage supply does not decrease as the device dimension does. As a consequence, high electric field gives rise to the kinetic energy of some mobile carriers and these carriers then become "hot". The energy of hot carriers is far higher than those of thermal equilibrium charges. The hot carriers also have a severe impact on MOSFETs' transconductance, carrier mobility, current, and noise. For instance, charges may tunnel into the oxide, or overcome the potential barrier and generate gate current, which is the cause of the gate tunnelling noise. Another example for the impact of hot carriers on MOSFETs is, the damages in form of interface traps. These traps will lead to mobility degradation as well as increment of threshold voltage [27]-[29].

# f) Substrate Bias Effect

In previous discussions, the substrate terminal is connected to the source and those terminals are with ground potential. In real circuits, they may not be connected together. The voltage difference between the source and the substrate will lead to the change in the threshold voltage. Threshold voltage is defined as the voltage to be overcome in order to create the inversion charge in the channel. If there is a voltage difference between the source and the substrate ( $V_{SB} \neq 0$ ), the surface potential changes, as a result, the threshold voltage is altered, which is given by [20]

$$V_{TH} = V_{TH0} + \frac{\sqrt{2q\varepsilon_{si}N_a}}{C_{ox}} \left[\sqrt{2|\phi_{FP}| + V_{SB}} - \sqrt{2|\phi_{FP}|}\right]$$
(2-19)

where  $V_{TH}$  is the threshold voltage,  $N_a$  is the doping concentration ,  $\phi_{FP}$  is the potential difference between  $E_{Fi}$  and  $E_F$  in semiconductor,  $\varepsilon_{Si}$  is the silicon dielectric constant,  $V_{SB}$  is the substrate voltage, and q is the electrical charge. It is revealed from the equation that once a forward substrate voltage is applied ( $V_{BS} > 0$ ), it will suppress threshold voltage and increase the drivability, which has been proved in [30]. As channel length decreases, the threshold voltage becomes less sensitive to the substrate-source voltage [20]. For deep sub100nm MOSFETs, if the characteristic length is defined by [66]

$$l = \sqrt{\frac{\varepsilon_{Si} T_{OX} X_{dep}}{\varepsilon_{OX} \eta}}$$
(2-20)

where the threshold voltage can be modeled by

(L >> l)

$$\Delta V_{th}(L) = [2(V_{bi} - \phi_s) + V_{DS}](\exp^{-L/2l} + 2\exp^{-L/l})$$
(2-21)

and

(L << l)

$$\Delta V_{th}(L) = \exp^{-L/l} \left[ 3(V_{bi} - \phi_s) + V_{DS} \right] + 2\exp^{-L/2l} \sqrt{(V_{bi} - \phi_s)(V_{bi} - \phi_s + V_{DS})}$$
(2-22)

where  $V_{bi}$  is the built-in voltage of the source/drain junctions and  $\phi_s$  is given by

$$\phi_s = 2\left|\phi_{FP}\right| + V_{SB}. \tag{2-23}$$

This model includes effects of  $V_{DS}$ , channel length, and body bias on threshold voltage.

#### 2.3 NOISE MODELS IN MOSFETS

#### 2.3.1 Noise Sources in MOSFETs

Thermal noise, induced gate noise and their correlation noise are three major noise sources in MOSFETs [31]. The increasingly usage of CMOS technology in analog and radio frequency applications requires more research on the noise modeling. Noise models of these sources will be reviewed and models for short channel devices will be discussed in this section.

# a) Channel Thermal Noise

Channel thermal noise is due to the random thermal motion of mobile carriers in the channel of MOSFETs. It attracts lots of attention for noise modeling since it is the dominant source in MOSFETs. The conventional channel noise model for long channel MOSFETs is given by [40]

$$S_{iD} = 4kT\gamma g_{d0} \tag{2-24}$$

where  $g_{d0}$  is channel transconductance at zero drain bias, and  $\gamma$  is a parameter with  $2/3 < \gamma$ < 1 in the linear region and  $\gamma = 2/3$  in the saturation region. The deficiency of this model is it cannot be applied to devices down to nano-meter scale, especially in saturation region [40]. Another commonly used charge based model which is valid for both triode and saturation region is given by [5]

$$S_{iD} = \frac{4kT\mu}{L^2} Q_{inv}$$
(2-25)

where k is the Boltzmann's constant, T is the absolute temperature in Kelvins,  $\mu_{eff}$  is the effective mobility and  $Q_{inv}$  is the total charge in inversion layer. This model can provide excellent predictions of thermal noise behavior for long channel devices working in saturation region.

## b) Induced Gate Noise

MOSFETs can be considered as RC distribution network with capacitive coupling between the gate and the channel [2]. At high frequencies, the thermal noise originated in the channel will be capacitive coupled to the gate through the gate capacitance of MOSFET [32]. Then it will induce a gate noise current which is known as induced gate noise and is correlated with the channel thermal noise. It was shown in [2] that the induced gate current noise is given as

$$\overline{i_g^2} = 4kT\beta g_g \tag{2-26}$$

where  $\beta = 4/3$  for MOSFETs, and  $g_g$  is the real part of gate admittance, which is given by [2]

$$g_g = \frac{\omega^2 C_{g_s}^2}{5g_{d0}}.$$
 (2-27)

Here,  $C_g$  is the gate-channel capacitance and  $\omega$  is the angular frequency.

# c) Correlation Noise

In MOSFETs, the induced gate noise  $\overline{i_g^2}$  is correlated with the channel thermal noise current  $\overline{i_d^2}$  due to the same physical origin (charge fluctuations in the channel). For

long channel devices, correlation noise can be acquired from integrating the spectral density of a small section over the channel, which is given by [2]

$$\overline{i_g i_d^*} = \frac{1}{3} j\omega C_g 2kT$$
(2-28)

where  $C_g$  the gate capacitance. As channel length shrinks, this type of noise is negligible [2]. The gate–drain correlation coefficient *c* is defined as in [33],[34]

$$c = \frac{\overline{i_g i_d^*}}{\sqrt{\overline{i_g i_g^*} \cdot \overline{i_d i_d^*}}} .$$
(2-29)

This coefficient is mainly an imaginary quantity which has a theoretical value of 0.395*j* for long-channel devices. For short-channel devices it decreases [33],[34].

# 2.3.2 Review of Channel Thermal Noise Modeling for Short Channel MOSFETs

The use of deep sub-100nm transistors which aims at increasing the functionality and packaging density has brought people many advantages. With this high integrated trend, together with increasing the operational frequency towards to RF range, enhanced channel thermal noise in the short channel MOSFETs has been observed and attracts great attention [41]. Traditional models for long channel devices are no longer valid, and second order effects, such as the channel length modulation (CLM) effect and short channel effect, must be considered. The excessive noise in short channel devices has led to the developments of various noise models, such as in [35]-[41]. Here we present a review for these models to reveal the key features in each model.

#### a) A. J. Scholten Model [36]

By using the Klaassen-Prins model in [42], the thermal noise model derived by Scholten is given by

$$S_{iD}(f) = \frac{1}{I_D L^2} \int_{0}^{V_{DSAT}} 4kT_e g(V)^2 dV$$
(2-30)

where  $T_e$  is the charge carrier temperature. Here the conductance g(V) is given by

$$g(V) = W \mu Q_{inv}(V) \tag{2-31}$$

where  $Q_{inv}$  is inversion charge density and V is the quasi-Fermi potential. In this model, the charge carrier temperature is elevated with respect to lattice temperature T and is given by

$$T_e = T \cdot (1 + \frac{E}{E_c})^n \tag{2-32}$$

where *n* is an integer value (n=0, 1, 2). When  $n \neq 0$ , it represents the situation that the hot carrier effect is taken into account. This model has two limitations. First, it does not have an analytical expression for the channel thermal noise. Second, the CLM effect is not taken into consideration in this model.

#### b) Abidi Model [67]

In this model, the enhanced channel thermal noise generated from the shortchannel devices is observed comparing with conventional theory prediction. The excess noise of factors shows 4 to 5 times greater than expected from long-channel theory that is obtained in MOSFETs with 0.7-µm length. This phenomenon suggest that in shortchannel devices, the large electric fields may produce "hot" carriers. As a result, the noise temperature is significantly above the lattice temperature. By taking this hot carrier effect into account, the excess channel thermal noise can be explained.

## *c) C. H. Chen Model* [37]

In this model, in order to acquire the analytical expression for the channel thermal noise, the channel is divided into two consecutive regions. By integrating the noise current spectral density from each small section along the channel, the total power spectral density of channel noise can be obtained by [37]

$$S_{i_{d}^{2}} = \frac{4kT_{o}}{L_{elec}^{2}} \mu_{eff} \left| Q_{inv} \right| + \delta \frac{4kT_{o}I_{D}}{L_{elec}^{2}E_{crit}^{2}} V_{DSSAT}$$
(2-33)

where  $Q_{inv}$  is total inversion charge in gradual channel region,  $L_{elec}$  is the length of gradual channel region,  $T_o$  is the standard temperature 290K. This model suggests no noise current for the velocity saturation region since the carriers in this region travel at their maximum velocity, and they don't respond to local change of electric field. Therefore these carriers do not contribute to noise current, which has been proved and verified by experimental results. Therefore, the noise current from the velocity saturation region is zero [37]. In [37], it includes the channel length modulation effect, and hot carrier effect.

#### d) S. Asgaran Model [48]

In this model, by dividing the channel into two consecutive regions and calculate the current noise PSD at each small section of the channel, the drain current noise spectral density of the device is obtained by

$$S_{i_d^2} = 4kT \frac{4V_{GT}^2 + V_0^2 - 2V_0 V_{GT}}{3V_{GT}^2 (V_{GT} - V_0)} \alpha I$$
(2-34)

where  $V_{GT} = V_{GS} - V_{th}$ ,  $V_{th}$  is the threshold voltage,  $V_0 = I/WC_{ox}v_{sat}$ ,  $\alpha$  is the bulk-charge effect coefficient and I is the dc current. This model with simple analytical expressions can provide good agreement between model and experimental data, but it fails to predict noise PSD when the drain to source voltage is zero. At the condition of  $V_{ds} = 0$ , the dc current is zero, but the channel thermal noise spectral density is not.

# e) A. S. Roy Model [68][69]

In Roy model, a physics based analytical model is developed by using an expression of carrier temperature that is consistent with the mobility model. By calculating the current noise source of a small segment and integrating the overall spectral density along the channel, the total PSD of drain current noise is given by [68]

$$S_{i_{d}^{2}} = 4kT_{L} \frac{W}{L_{eff}^{2} (1 + \frac{1}{L_{eff}} \int_{V_{s}}^{V_{deff}} \frac{u_{eff}}{u_{eff} + u_{eff}E} \cdot dV)^{2}} \times \int_{0}^{L_{eff}} (-Q_{i}) \frac{u_{0}}{u_{eff} + u_{eff}E} \cdot dx \qquad (2-35)$$

where  $\mu_{eff}$  is the effective mobility,  $Q_i$  is the inversion layer charge,  $L_{eff}$  is the effective channel length,  $T_L$  is the lattice temperature in absolute temperature in Kelvin, and E is the lateral electric field. This model is a charge based model which also provides good prediction for transistors working in triode region. The mobility degradation effect is also considered in this model.

In [69], noise model in lateral nonuniform MOSFET is presented. Depending on noise mechanisms and doping profile, uniformly doped MOSFET noise models based on
Klaassen-Prins (KP) model [42] may give erroneous prediction of transistor working at triode region. The KP method overestimates noise by 2-3 orders of magnitude at low bias condition. For lateral nonuniformly doped MOSFETs, this effect should be considered.

## 2.3.3 Channel Thermal Noise Model in MOSFETs

By applying Wang's model in [40] and calculate total inversion layer charge in channel, the power spectral density for channel thermal noise current can be presented as

$$S_{id} = \frac{\overline{i_d^2}}{\Delta f} = 4kT \frac{u_{EFF}^2 W^2 C_{OX}^2}{L^2 I_D} [(V_{GS} - V_{TH})^2 V_{DS} - \alpha (V_{GS} - V_{TH}) V_{DS}^2 + \frac{\alpha^2}{3} V_{DS}^3] - 4kT \frac{u_{EFF} W C_{OX}}{L^2 E_C} [(V_{GS} - V_{TH}) V_{DS} - \frac{\alpha^2}{2} V_{DS}^2] + \delta \frac{4kTI_D}{L^2 E_C^2} V_{DS} - (for V_{DS} \le V_{DSAT})$$

$$(2-36)$$

or

$$S_{id} = \frac{i_d^2}{\Delta f} = 4kT \frac{u_{EFF}^2 W^2 C_{OX}^2}{L'^2 I_D} [(V_{GS} - V_{TH})^2 V_{DSAT} - \alpha (V_{GS} - V_{TH}) V_{DSAT}^2 + \frac{\alpha^2}{3} V_{DSAT}^3] - 4kT \frac{u_{EFF} W C_{OX}}{L'^2 E_C} [(V_{GS} - V_{TH}) V_{DSAT} - \frac{\alpha^2}{2} V_{DSAT}^2] + \delta \frac{4kTI_D}{L'^2 E_C^2} V_{DSAT} - (for V_{DS} > V_{DSAT})$$

$$(2-37)$$

In this noise model, there are three parts of noise power spectral density – the CLM enhanced PSD, lateral field degraded PSD and hot carrier enhanced PSD. The  $\delta$  in hot carrier effect is also a fitting parameter for which can be tuned to fit with experimental data.

## Chapter 3:

## **NOISE CHARACTERIZATION**

## **3.1 TWO-PORT NOISY THEORY AND NOISE PARAMETERS**

The noise figure, is defined as the ratio of the signal-to-noise at the input port and the signal-to-noise at the output port of a two port network. For one two port network with load impedance ( $Z_L$ ) and source impedance ( $Z_S = R_S + jX_S$ ), the noise figure of this system can be expressed as [29]

$$NF = \frac{(G_a \cdot 4kT_0 \cdot R_s + N_{DUT})G_a}{4kT_0 \cdot R_s}$$
(3-1)

where  $G_a$  is the gain of the device under test (DUT) and  $N_{DUT}$  is the DUT generated noise power. From the above expression, we can see that the value of noise figure is always greater than one. Noise figure can also be defined as the summation of two noisy parts – the source impedance at the input port of the network and the noise sources within the two port network itself. This is expressed as

$$NF = NF_{\min} + \frac{R_n}{G_s} \cdot \left| Y_s - Y_{opt} \right|^2$$
(3-2)

or

$$NF = NF_{\min} + 4R_n \frac{|\Gamma_s - \Gamma_{opt}|^2}{(1 - |\Gamma_s|^2)|1 + \Gamma_{opt}|^2}$$
(3-3)

where  $NF_{min}$  is the minimum noise figure of the DUT,  $R_n$  is the equivalent noise resistance of the DUT,  $G_s$  is the source conductance,  $Y_s$  is the source admittance presented to the input of the two port,  $Y_{opt}$  is the optimum source admittance that results in minimum noise figure,  $\Gamma_s$  is the source reflection coefficient which is given by  $\Gamma_s = (Y_o - Y_s)/(Y_o + Y_s)$ , and  $\Gamma_{opt}$  is the optimal source reflection coefficient required to achieve  $NF_{min}$ .

A noisy two-port may be represented by a noise-free two-port and two current noise sources connected in parallel with input and output terminals, which is shown in Fig. 3.1 [31].





These two noise sources are usually correlated with each other. By using the Yparameters, Fig. 3.1 (a) can be transformed into Fig. 3.1 (b) from the noisy two-port to a noise free two port. In Fig. 3.1 (b), it is shown a noise current source with a serial noise voltage source. As a result, we have the following relationships as

$$i = i_{un} + uY_{cor} \tag{3-4}$$

and

$$\overline{iu^*} = Y_{cor} \overline{|u|^2}$$
(3-5)

where

$$u = -\frac{1}{Y_{21}}i_2, (3-6)$$

$$i = i_1 - \frac{Y_{11}}{Y_{21}} i_2$$
, and (3-7)

$$Y_{cor} = Y_{11} - Y_{21} \frac{\overline{i_1 i_2^*}}{|\overline{i_2}|^2} = G_{cor} + jB_{cor}.$$
 (3-8)

The mean-square values for *u* and *i* are given by

$$\overline{|u|^2} = \frac{|\dot{i}_2|^2}{|Y_{21}|^2} = 4kT \Delta f R_u, \qquad (3-9)$$

$$\overline{|i|^2} = \overline{|i_1|^2} + \overline{|i_2|^2} \left| \frac{Y_{11}}{Y_{22}} \right|^2 - 2 \operatorname{Re}\{\overline{i_1 i_2^*} \cdot \frac{Y_{11}^*}{Y_{22}^*}\} = 4kT \Delta f G_i, \qquad (3-10)$$

From equations (3-7) - (3-9), the four noise parameters can then be obtained by [70]

$$R_n = R_u , \qquad (3-11)$$

$$G_{opt} = \sqrt{\frac{G_i}{R_n} - B_{cor}^2} , \qquad (3-12)$$

$$B_{opt} = -B_{cor}, \qquad (3-13)$$

and

$$NF_{\min} = 1 + 2R_n (G_{cor} + G_{opt}).$$
(3-14)

## 3.2 SYSTEM SETUP





Fig. 3.2 shows a noise measurement system which consists of a noise source, a vector network analyzer, a noise figure analyzer, microwave tuners, a low-noise amplifier (LNA), vector network analyzer, and other components like a PC, etc. The purpose of using the noise source is to generate two different temperatures, namely hot  $(T_h)$  and cold  $(T_c)$  temperatures during the noise measurements. The source tuner is to provide different source admittances for the receiver, and in order to realize a maximum power transfer, the load tuner is used to match the output of the device under test (DUT). By using the LNA, we can boost the weak noise signal to increase the accuracy of the measured noise power. It also helps to reduce the noise factor of the receiver to increase the noise factor

accuracy of the DUT by using LNA, especially at the time when Friis' equation is applied to remove receiver's noise contribution.

## **3.3 NOISE FACTOR MEASUREMENT**

The microwave power meter is embedded in the noise figure analyzer as shown in Fig. 3.2. It is the major component responsible for noise power measurement. Generally, a microwave power meter consists of two components: a power meter for microwave power detection, and a mount (or impedance tuner) for impedance transformation [61],[62]. In the power meter, the core element could be a calorimeter, a bolometer, a thermoelectric meter, a diode sensor, or other types of detectors, as suggested in [63]. In a 50  $\Omega$  measurement system, the input impedance of the power meter is usually not 50  $\Omega$  (e.g., 200  $\Omega$  for the bolometer-based power meter [61]). In order to achieve the maximum power transfer, we need to transform the input impedance of the power meter from original mount to 50  $\Omega$ .



Figure 3.3: Basic circuit diagram for a bolometer-based power meter [61],[63].



Figure 3.4: Schematic diagram for a double-stub impedance tuner [61],[63].

Fig. 3.3 shows the diagram of a bolometer-based power meter, and Fig. 3.4 shows a double-stub impedance tuner [61], [63]. In Fig. 3.3, most of the modern bolometric power meters are equipped with a self-balancing dc bridge. The bridge is to supply automatically controlled dc power  $P_{dc}$  to the bolometer so that its resistance is kept to be constant and the bridge is maintained in balance. For the circuit shown in Fig. 3.3, the absorbed dc power by the bolometer is given by

$$P_{dc} = \frac{V^2}{4R} \tag{3-15}$$

where V is the dc voltage across the bridge, and R is the resistance of both the bolometer and the three fixed resistors in the bridge.

Now we introduce the sources of error in microwave power measurement. When the microwave power is received, its energy heats the bolometer and a change in its resistance is followed. Ideally, the dc power supplied to the bridge is automatically changed by an amount which would be equal to the microwave power being received [63]. However, in practice, this change in the dc power is less than the microwave input power. This is because some input power is absorbed by the mount during this progress, which causes the first source of error in the microwave power measurement.

The second source of error is from the uneven current distribution in the bolometer for the microwave and dc signals. Because of this uneven distribution, it results in a difference in the corresponding temperature distributions. This is known as the equivalence error of the bolometer. It is reported in [63] that this error is usually smaller than the one that is due to the mount loss. However, it may be either positive or negative which is different from the mount loss.

In the previous paragraphs, we talk about how the microwave noise power is measured, and the possible sources of errors associated with the measured noise power. In the following section we present how to characterize the noise performance of a noisy two-port. As stated before, the noise factor in equation (3-2) can be obtained using the so-called Y-factor method, in which the "hot"  $P_h$  (the noise source is turned on) and "cold"  $P_c$  (the noise source is turned off) noise powers are measured first. The Y-factor and the noise factor are then calculated by [71]

$$Y = \frac{P_h}{P_c} \tag{3-16}$$

and

$$F = \frac{ENR}{Y - 1} \tag{3-17}$$

where *ENR* is the excess noise ratio of the noise source calibrated by manufacturers at  $T_o$ . To calculate the noise factor by using (3-17), the major assumption that made is, the output impedances  $Z_{ns}$  of the noise source in its hot ( $Z_{nsh}$ ) and cold ( $Z_{nsc}$ ) states are the same. However, although  $Z_{nsh}$  and  $Z_{nsc}$  are close to each other practically, this assumption is not hold in general. Therefore it introduces error in the calculated noise factor *NF*, which is pointed out by Kuhn in [72]. It is shown in Fig. 3.5 (a) that the measured output impedances ( $Z_{ns}$ ) versus frequency characteristics of an Agilent 346C noise source in both hot and cold states from 0.5 GHz to 26.5 GHz. At most of the frequencies studied,  $Z_{ns}$  is about 50  $\Omega$  in both states. However, we found that there exist finite differences ( $\Delta Z_{ns}$ ) between its  $Z_{nsh}$  and  $Z_{nsc}$ . As shown in Fig. 3.5 (b), the normalized impedance difference between  $Z_{nsh}$  and  $Z_{nsc}$ , which decreases from 18.4% to 5% when the operation frequency increases from 0.5 GHz to 26.5 GHz, as seen from experimental data.



Figure 3.5: (a) Measured output impedances  $(Z_{ns})$  vs. frequency characteristics of an Agilent 346C noise source in both hot  $(Z_{nsh})$  and cold  $(Z_{nsc})$  states, and (b) normalized impedance difference between  $Z_{nsh}$  and  $Z_{nsc}$  [60].

In this section, the importance of noise parameter accuracy is presented. Noise parameters are used to calibrate a noise measurement system [60], to obtain the noise sources of interest in devices [43],[74],[75], and to remove the parasitic effects of metal interconnection in a device-under-test [45],[73]. Noise parameters also helps in assisting with device noise modeling [37],[45],[47]. We would like to present one example in the

noise parameter de-embedding so as to demonstrate the importance of noise parameter accuracy in the following section.

It is well known that at high frequencies, parasitic effects from the probe pads and interconnections have great impacts on the high-frequency noise measurements [45],[73]. In order to remove the parasitic impact of the pads and interconnects from the extrinsic noise parameters of the DUT, noise and scattering parameter de-embedding are required, and the accuracy of the extrinsic noise parameters becomes a even more critical issue when transistor's size reaches to the sub-100nm regimes. Fig. 3.6 shows the extrinsic and intrinsic (or de-embedded) noise parameters for long- and short-channel transistors. In short-channel transistors ( $L = 0.18 \mu m$  or below), we can see from Fig. 3.6 that the variations/uncertainties in the de-embedded noise parameters become larger, comparing with long-channel devices. For instance, the variation in the de-embedded  $NF_{min}$  is more than 100% at around 6 GHz, and the de-embedded  $|\Gamma_{opt}|$  becomes not physical (i.e.,  $|\Gamma_{opt}| = 1$ ), which is caused by the computational errors in the extrinsic noise parameters.

There is one way to resolve this accuracy problem, which is to perform on-wafer calibration to the device input and output reference planes [45]. In this approach, during the on-wafer calibration, the impact of parastitic effects is removed. Therefore, we do not need to performance the parameter de-embedding, which is required in the first approach.



Figure 3.6: Extrinsic and intrinsic (or de-embedded) (a)  $NF_{min}$ , (b)  $r_n$  ( $R_n$  normalized to 50  $\Omega$ ), (c)  $|\Gamma_{opt}|$ , and (d)  $\angle \Gamma_{opt}$  for long- and short-channel transistors, respectively [80].

## **3.4 NOISE PARAMETER EXTRACTION**

Due to the experimental errors and/or uncertainties in the measured noise powers, noise factors, source admittances, and noise parameter extraction has to take the errors into consideration. In this section, we provide the review of the most commonly used method (Lane's method), which is proposed to extract the noise parameters in equation (3-2) or (3-3) in the presence of experimental errors.

In order to obtain the noise parameters in equation (3-2), Lane re-arranged the noise factor equation and reformatted it as [76]

$$NF = A + G_s \cdot B + \frac{C + B_s^2 \cdot B + B_s \cdot D}{G_s}$$
(3-18)

where

$$NF_{\min} = A + \sqrt{4BC - D^2} , \qquad (3-19)$$

$$R_n = B, \qquad (3-20)$$

$$G_{\rm opt} = \frac{\sqrt{4BC - D^2}}{2B}, \qquad (3-21)$$

and

$$B_{\rm opt} = -\frac{D}{2B} \,. \tag{3-22}$$

Analytical expressions for one of the noise parameters (equivalent noise resistance) can also be given by [44],[45]

$$R_{g} \approx \frac{RSHG \cdot wf \cdot nf}{3 \cdot lf \cdot nf^{2}}$$
, and (3-23)

$$R_n \approx R_g + R_g^2 \frac{S_{ig}}{4kT} + \frac{S_{id}}{4kTg_m^2}$$
 (3-24)

where *RSHG* is the gate electrode sheet resistance, *wf* is the transistor width, *lf* is the transistor length, *nf* is the number of fingers,  $R_g$  is the effective gate resistance,  $S_{ig}$  is the PSD of the shot noise and induced gate noise, and  $S_{id}$  is the PSD of channel thermal noise. Because of the experimental errors in the measured noise factor  $F^m$ , the parameters A, B, C, and D used in (3-18) are obtained by applying a least-squares fit to *n* 

(where  $n \ge 4$ ) measured noise factors at *n* different source admittances. The fit starts with defining the error term  $\varepsilon$ , which can be written as

$$\varepsilon = \frac{1}{2} \sum_{i=1}^{n} w_i \cdot \left[A + (G_{si} + \frac{B_{si}^2}{G_{si}}) \cdot B + \frac{1}{G_{si}} \cdot C + \frac{B_{si}}{G_{si}} \cdot D - F_i^m\right]^2$$
(3-25)

where the index *i* represents the *i*<sup>th</sup> data point, and  $w_i$  is the weighting factor for the *i*<sup>th</sup> noise factor. However, in [76], it is not mentioned how to determine the value of  $w_i$ . This method also tells the fact that the minimum value of  $\varepsilon$  happens when the first order derivatives of  $\varepsilon$  with respect to *A*, *B*, *C*, and *D* are zeros. Consequently, parameter *A*, *B*, *C*, and *D* can be then obtained by solving

$$\frac{\partial \varepsilon}{\partial A} = 0, \quad \frac{\partial \varepsilon}{\partial B} = 0, \quad \frac{\partial \varepsilon}{\partial C} = 0, \text{ and } \quad \frac{\partial \varepsilon}{\partial D} = 0.$$
 (3-26)

Fig. 3.7 shows the 12 measured (symbols) and calculated (line) noise factors based on Lane's least-squares fit for an n-type MOSFET with dimension size  $W/L = 80 \ \mu m/70$ nm which is biased at  $V_{DS} = 1.0$ V and  $V_{GS} = 1.1$ V at 10 GHz [45]. In Lane's method, it assumes that the errors happen only in the noise factors, but not in the source admittances. We can see from Fig. 3.7 that not all of the noise factors are on the fitted line, which is due to the errors in the noise factors obtained by using the Y-factor method.



Figure 3.7: Measured (symbols) and fitted (line) noise factors vs.  $|Y_s - Y_{opt}|^2/G_s$  [45].

### 3.5 NOISE SOURCE EXTRACTION

The random fluctuations in the MOSFET channel producing in the channel noise will be coupled to the gate terminal through the oxide capacitance when transistors work in GHz. This coupling generates the induced gate noise. The induced gate noise is always correlated with channel noise, and this correlation will cause difficulties in the extraction of channel noise. Some noise models, such as [32], have been presented to solve this issue. However, the models presented in such papers could not be verified directly with the noise source obtained from the RF noise measurements. Therefore, accurate extraction of the induced gate noise from RF measurements is important for MOSFETs high frequency noise modeling. The following section presents the extraction procedure for induced gate noise  $(\overline{i_g^2})$ , channel noise  $(\overline{i_d^2})$  and their cross-correlation  $(\overline{i_g i_d^*})$  directly from the s-parameter. RF noise parameter measurements is also presented. The extracted noise currents are fed back to the equivalent noise model to the calculation of the four noise parameters -  $NF_{min}$ ,  $R_n$ ,  $R_{opt}$  and  $X_{opt}$  for comparing them to the measured data for the verification of the extracted noise sources.

In this section, we present a general and systematic procedure to extract the power spectral densities of the induced gate noise  $(\overline{i_g}^2)$  and its correlation noise  $(\overline{i_g}i_d^*)$  with channel noise. The induced gate noise and its correlation noise are frequency dependent noises. As a result, the extraction at each measured frequency should be done.



Figure 3.8: **RF** noise model of an intrinsic MOSFET that is suitable for high-frequency circuit applications [78].

Fig. 3.8 shows the noise model of an intrinsic MOSFET. In this figure, the internal part is defined as the part that contains  $C_{GS}$ ,  $C_{GD}$ ,  $R_i$ ,  $R_{DS}$ ,  $\overline{i_s^2}$  and  $\overline{i_d^2}$ . The external part, on the other hand, consists of the all the other components such as  $C_{GB}$ ,  $C_{DB}$ ,  $R_s$ ,  $C_{SB}$ ,  $R_s$ ,  $\overline{i_G^2}$  and  $\overline{i_D^2}$ . As shown in this figure, ports 1-1' and 2-2' do not share a common reference with ports 3-3' and 4-4'. The induced gate noise, channel noise, and their correlation in MOSFETs can be then extracted by using the following 15-step procedure [77][78].

1. Measure the scattering parameters  $S_{DUT}$ ,  $S_{OPEN}$ ,  $S_{THRU1}$  and  $S_{THRU2}$  of the device-undertest (DUT), OPEN, THRU1, and THRU2 dummy structures, respectively.

- 2. Measure the noise parameters  $NF_{min,DUT}$ ,  $Y_{opt,DUT}$  and  $R_{n,DUT}$  and of the DUT.
- 3. Perform a parameter de-embedding to get the intrinsic scattering  $(Y_{dev})$  and noise parameters  $(NF_{min,dev}, Y_{opt,dev} \text{ and } R_{n,dev})$  [79].

4. Perform a parameter extraction based on  $Y_{dev}$  and other measured data to get all element values such as  $C_{GS}$ ,  $C_{GD}$ , in the RF noise model.

5. Calculate the correlation matrix  $C_{Adev}$  of the transistor based on the intrinsic noise parameters, where the correlation matrix is given by

$$C_{Adev} = 2kT_{o} \begin{bmatrix} R_{n,dev} & \frac{NF_{\min,dev} - 1}{2} - R_{n,dev} (Y_{opt,dev})^{*} \\ \frac{NF_{\min,dev} - 1}{2} - R_{n,dev} (Y_{opt,dev}) & R_{n,dev} |Y_{opt,dev}|^{2} \end{bmatrix}$$
(3-27)

where k is Boltzmann's constant,  $T_o$  is the standard reference temperature (290K), and the asterisk denotes the complex conjugate.

6. Calculate the four port admittance matrix  $Y_{extr}$  of the extrinsic part in the RF transistor model by excluding  $C_{GS}$ ,  $C_{GD}$ ,  $R_i$ ,  $R_{DS}$ , and  $R_i$ .  $Y_{extr}$  which define the intrinsic part.  $Y_{extr}$  is given by

$$Y_{extr} = \begin{bmatrix} Y_{ee} & Y_{ei} \\ Y_{ie} & Y_{ii} \end{bmatrix}$$
(3-28)

where the sub-matrixes  $Y_{ee}$ ,  $Y_{ei}$ ,  $Y_{ie}$ ,  $Y_{ii}$  are 2×2 matrixes.

7. Calculate the two-port admittance matrix  $Y_{intr}$  of the intrinsic part in the RF transistor model.

8. Calculate the matrix *D* as follows

$$D = -Y_{ei}(Y_{ii} + Y_{intr})^{-1}.$$
 (3-29)

9. Convert the noise correlation matrix  $C_{Adev}$  to its admittance form  $C_{Ydev}$  by using

$$C_{Ydev} = T_Y C_{Adev} T_Y^{\dagger} \tag{3-30}$$

where the in the  $T_Y^{\dagger}$  denotes the Hermitian conjugation (transpose and complex conjugate), and the transformation matrix  $T_Y$  is given by

$$T_{Y} = \begin{bmatrix} -Y_{11,dev} & 1\\ -Y_{21,dev} & 0 \end{bmatrix}.$$
 (3-31)

10. Calculate the admittance noise correlation matrix  $C_{Yextr}$  of the extrinsic part by

$$C_{Yextr} = KT(Y_{extr} + Y_{extr}^{\dagger})$$
(3-32)

or

$$C_{Yextr} = 2KT \Re(Y_{extr})$$
(3-33)

where *T* is the device temperature,  $\Re()$  denotes for the real part of the matrix elements and, partition  $C_{Yextr}$  as

$$C_{Yextr} = \begin{bmatrix} C_{ee} & C_{ei} \\ C_{ie} & C_{ii} \end{bmatrix}$$
(3-34)

where the sub-matrixes  $C_{ee}$ ,  $C_{ei}$ ,  $C_{ie}$ ,  $C_{ii}$  are 2×2 matrixes.

11. Calculate the admittance correlation matrix  $C_{Yintr}$  of the intrinsic part in the RF transistor model from

$$C_{Y_{\text{intr}}} = D_i (C_{Ydev} - C_{ee}) D_i^{\dagger} - C_{ie} D_i^{\dagger} - D_i C_{ei} - C_{ii}$$
(3-35)

where  $D_i = D^{-1}$ .

12. Convert  $Y_{Yintr}$  to its chain representation  $A_{intr}$  using the conversion formula which is given by

$$A_{\rm intr} = \frac{-1}{Y_{21,\rm intr}} \begin{bmatrix} Y_{22,\rm intr} & 1\\ Y_{11,\rm intr} Y_{22,\rm intr} - Y_{12,\rm intr} Y_{21,\rm intr} & Y_{11,\rm intr} \end{bmatrix}.$$
 (3-36)

13. Convert  $C_{Yintr}$  to its chain matrix form  $C_{Aintr}$  by using

$$C_{\text{Aintr}} = T_A C_{\text{Yintr}} T_A^{\dagger} \tag{3-37}$$

where  $T_A$  is given by

$$T_{A} = \begin{bmatrix} 0 & A_{12,\text{intr}} \\ 1 & A_{22,\text{intr}} \end{bmatrix}.$$
 (3-38)

14. Calculate the noise parameters ( $NF_{min,dev}$ ,  $Y_{opt,dev}$  and  $R_{n,dev}$ ) of the intrinsic part in the RF transistor model from the noise correlation matrix  $C_{Aintr}$  by using

$$NF_{\min} = 1 + \frac{1}{kT_o} (\Re(C_{12A, \text{intr}}) + \sqrt{C_{11A, \text{intr}} C_{22A, \text{intr}} - (\Im(C_{12A, \text{intr}}))^2}), \quad (3-39)$$

$$Y_{opt} = \frac{\sqrt{C_{11A,intr}C_{22A,intr} - \Im((C_{12A,intr}))^2} + j\Im(C_{12A,intr})}{C_{11A,intr}}, \text{ and } (3-40)$$

$$R_{\rm n} = \frac{C_{11A,\rm intr}}{2kT_c} \tag{3-41}$$

where  $\Im(j)$  stands for the imaginary part of elements and *j* is the imaginary unit.

15. Calculate the power spectral density of the induced gate noise  $(\overline{i_g^2})$ , channel noise  $(\overline{i_d^2})$ and their cross-correlation  $(\overline{i_g i_d^*})$  from

$$\frac{\overline{\left|\dot{l}_{d}\right|^{2}}}{\Delta f} = 4kT_{o}R_{n}\left|Y_{21,\text{intr}}\right|^{2},$$
(3-42)

$$\frac{\left|\dot{t}_{g}\right|^{2}}{\Delta f} = 4kT_{o}R_{n} \left\{Y_{opt}\right|^{2} - \left|Y_{11,intr}\right|^{2} + 2\Re[(Y_{11,intr} - Y_{cor})Y_{11,intr}^{*}]\right\}, \text{ and } (3-43)$$

$$\frac{i_g i_d^*}{\Delta f} = 4kT_o R_n (Y_{11,\text{intr}} - Y_{cor}) Y_{21,\text{intr}}^*$$
(3-44)

where  $Y_{cor}$  is given by

$$Y_{cor} = \frac{NF_{\min} - 1}{2R_n} - Y_{opt} \,. \tag{3-45}$$

In the extraction procedure, accurate element values used in the RF noise model are crucial to obtain the noise source power spectral density. The Y-parameters of the small-signal equivalent circuit of Fig. 3.8 is shown as

$$y_{11} \approx \omega^2 (R_g C_{gg}^2) + j\omega C_{gg},$$
 (3-46)

$$y_{12} \approx -\omega^2 R_g C_{gg} C_{gd} - j\omega C_{gd}, \qquad (3-47)$$

$$y_{21} \approx g_m - \omega^2 R_g C_{gg} (C_m + C_{gd}) - j\omega (C_m + C_{gd} + g_m R_g C_{gg}), \text{ and}$$
 (3-48)

$$y_{22} \approx g_{ds} + \omega^2 R_g C_{gg} (C_{bd} + C_{gd}) + j\omega (C_{bd} + C_{gd} - g_{ds} R_g C_{gg}).$$
(3-49)

Here we assume that  $\omega R_g C_{gg} \ll 1$ . By using the simplified expressions from (3-46) to (3-

49), element values in the equivalent circuit can be extracted.

## **Chapter 4:**

# IMPACT OF SCALING ON CHANNEL THERMAL NOISE

## 4.1 NOISE MODEL CALIBRATION AND VERIFICATION

This chapter started with the calibration and verification of the noise model. The transconductance at each bias condition is calculated based on the dc model. Same parameter values are then applied to the physics-based noise models to calculate the channel thermal noise. Analytical expressions for noise parameters are used to calculate the noise parameters and demonstrate the noise trend down to 17 nm technology node.

The model parameters described in Chapter 2 are calibrated using experimental results from devices in 60 nm technology node. Fig. 4.1 shows the results for the minimum noise figure ( $NF_{min}$  in dB) and the equivalent noise resistance ( $R_n$  in  $\Omega$ ) for devices with  $W/L = 4 \times 8 \times 4/60$  (µm/nm) measured at f = 8 GHz as a function of  $V_{gs}$  at  $V_{ds} = 1.2$  V. In this figure, lines represent the calculated data and symbols are for the measured data. Fig. 4.1 verifies and confirms the equitability of the dc and noise models proposed in this thesis.



Figure 4.1: Calculated (lines) and measured (symbols) (a)  $NF_{min}$  and (b)  $R_n$  for an n-type MOSFET with L = 60 nm and  $W = 4 \times 8 \times 4 \mu m$  biased at  $V_{ds} = 1.2$  V.

Although our model at high  $V_{gs}$  region does not match that well with the data, this is mainly due to not including the parasitic effect  $R_s$  and  $R_d$ . In real devices, there will be degradation in the transconductance at high  $V_{gs}$  region due to  $R_s$  and  $R_d$ . In our simple model, the parasitic effect is not included, but it can still capture the trend and level of noise performance. Here we just want to provide a simple compact model that can capture the general trend such that we can learn the noise insight when transistor scales down.

#### **4.2 NOISE BEHAVIOR IN FUTURE DEVICES**

To predict the noise performance of future devices with channel lengths smaller than 60 nm, we used the process parameters for the extended planar bulk devices in the RF and Analog Mixed-Signal CMOS Technology Requirements, ITRS Roadmap 2009 edition [49]. The devices used in the calculation have their channel width  $W = 4 \times 8 \times 4 \mu m$ and channel lengths L = 180 nm, 120 nm, 60 nm, 29 nm, 22 nm, and 17 nm, respectively. Table 4.1 shows the calculated threshold voltage ( $V_{th}$ ), the extracted  $\lambda$  to model CLM effect and to match the targeted drive current  $I_{d,sat}$  in ITRS roadmap [49] (values in the bracket), and the resulting saturated current  $I_{d,sat}$  to make sure that the process parameters and the extracted  $\lambda$  are reasonable for the performance of future devices. We set up doping concentration for devices with different channel length based on the ITRS roadmap. Based on our dc model, the doping concentration results in a relatively stable threshold voltage.

| Year | Channel<br>length<br>(nm) | Projected Device Performance  |     |              |                                 |
|------|---------------------------|-------------------------------|-----|--------------|---------------------------------|
|      |                           | Doping<br>(cm <sup>-3</sup> ) | λ   | $V_{th}$ (V) | $I_{d,sat}$ ( $\mu$ A/ $\mu$ m) |
| 2009 | 29                        | $3.7 \cdot 10^{18}$           | 6.0 | 0.3702       | 1240 (1210)                     |
| 2010 | 27                        | $4.0.10^{18}$                 | 5.8 | 0.3700       | 1242 (1200)                     |
| 2011 | 24                        | $4.5 \cdot 10^{18}$           | 5.5 | 0.3695       | 1245 (1190)                     |
| 2012 | 22                        | $5.0.10^{18}$                 | 3.7 | 0.3696       | 1341 (1300)                     |
| 2013 | 20                        | $5.7 \cdot 10^{18}$           | 2.5 | 0.3697       | 1451 (1450)                     |
| 2014 | 18                        | $6.6 \cdot 10^{18}$           | 2.0 | 0.3698       | 1541 (1580)                     |
| 2015 | 17                        | $7.5 \cdot 10^{18}$           | 1.2 | 0.3699       | 1682 (1680)                     |

Table 4.1 Projected MOSFET Performance Analog Mixed-Signal CMOS Technology to Calibrate  $\lambda$ 

Fig. 4.2 shows the calculated noise parameters for the devices with the process parameters in 60 nm technology node (lines) and in future technology nodes (symbols) based on the ITRS roadmap 2009 and Table 4.1 without the CLM effect. To be consistent between technology nodes, we plot the noise parameters as a function of  $V_{gs}$  biased at the same drain to source voltage  $V_{ds} = 0.81$  V for all different lengths, which is the maximum power supply voltage for the 17 nm technology node in ITRS roadmap.

It is shown in Fig. 4.2 that for devices with the same 60 nm process parameters, the  $NF_{min}$  of the shorter channel devices drops as we expected, but  $R_n$  becomes higher in high  $V_{gs}$  regions when the device length reduces. This is because of the faster drop in  $g_m$ in the high  $V_{gs}$  regions in short channel devices as seen in Fig. 4.3.



Figure 4.2: Calculated (a)  $NF_{min}$  and (b)  $R_n$  for n-type MOSFETs with process parameters in 60 nm technology node (lines) and in future technology nodes (symbols) without the CLM effect.



Figure 4.3: Simulated  $g_m$  for n-type MOSFETs with process parameters in 60 nm technology node (lines) and in future technology nodes (symbols) including the CLM effect.

In Fig. 4.3, we found that the  $g_m$  for n-type MOSFETs will decreases for shorter channel MOSFETs at the high  $V_{gs}$  region. On the other hand, for future devices with different process parameters,  $R_n$  actually becomes higher after 29 nm technology node. According to our model, the increased noise parameters starting from 29 nm technology node are mainly due to the enhanced gate resistance. As technology develops with channel length reduced, the increased gate resistance becomes comparable with the channel thermal noise in the  $R_n$  equation and thus cannot be neglected. It prevents the improvement in the noise behavior of future technology nodes. More device fingers are required to reduce the effective gate resistance and continuously enjoy the benefits of advanced technology nodes.



Figure 4.4: Calculated (a)  $NF_{min}$  and (b)  $R_n$  for n-type MOSFETs with process parameters in 60 nm technology node (lines) and in future technology nodes (symbols) including the CLM effect.

| Year | Channel<br>length<br>(nm) | Number of<br>fingers | Width<br>(µm) | $\begin{array}{c} \mathbf{Minimum} \\ R_n\left(\mathbf{\Omega}\right) \end{array}$ |
|------|---------------------------|----------------------|---------------|------------------------------------------------------------------------------------|
| 2009 | 29                        | 43                   | 2.98          | 12.73                                                                              |
| 2010 | 27                        | 44                   | 2.91          | 12.55                                                                              |
| 2011 | 24                        | 46                   | 2.78          | 12.41                                                                              |
| 2012 | 22                        | 47                   | 2.72          | 11.74                                                                              |
| 2013 | 20                        | 48                   | 2.67          | 11.31                                                                              |
| 2014 | 18                        | 49                   | 2.61          | 11.18                                                                              |
| 2015 | 17                        | 50                   | 2.56          | 10.80                                                                              |

Table 4.2 Updated Number of Fingers and Channel Width of MOSFETs

As we already know in [16], the CLM effect results in the enhanced  $S_{id}$  which cannot be neglected when the channel length is shorter than 0.18 µm. Fig. 4.4 shows the  $NF_{min}$  and  $R_n$  with the CLM effect using the  $\lambda$  values in Table 4.1 for n-type MOSFETs with the process parameters in 60 nm technology node (lines) and in future technology nodes (symbols).

By comparing the results in Fig. 4.2 and Fig. 4.4, we found that the noise parameters actually improve slightly. Although the CLM effect elevates the PSD of the channel thermal noise, the  $g_m$  of the transistor is enhanced a bit more than the noise. In order to keep the benefits of the noise improvement due to the enhanced  $g_m$  in future technology nodes, as indicated in Figs. 4.2 and 4.4, we need to reduce the gate resistance by increasing the number of fingers. Table 4.2 shows the finger number required for each



Figure 4.5: Calculated (a)  $NF_{min}$  and (b)  $R_n$  for n-type MOSFETs with process parameters in 60 nm technology node (lines) and in future technology nodes (symbols) with different finger numbers.

technology node and each finger width in order to keep the smallest  $R_n$  reduced from one technology to another.

Based on the finger numbers in Table 4.2, Fig. 4.5 shows the simulated  $NF_{min}$  and  $R_n$  for each technology node. After adjusting the number of fingers,  $NF_{min}$  and  $R_n$  retain their decreasing trend when technology enhances.



Figure 4.6: Decomposed  $R_n$  scaling trend – gate resistance  $R_g$  and  $S_{id}/g_m^2$ .

By decomposing the equivalent noise resistance in equation (3-24), we see there are two major terms in  $R_n$  – the gate resistance  $R_g$  and the ratio between the intrinsic thermal noise  $S_{id}$  and the  $g_m$ . From the following illustration, it is shown in Fig. 4.6 that the  $S_{id}/g_m^2$  is decreasing, which is favourable. It means we can still enjoy benefit of technology enhancement. On the other hand, because of the increment of the gate

resistance, we need to increase the number of fingers in order to reduce the gate resistance when utilizing short channel devices.

#### **4.3 SCALING IMPACT ON NOISE BEHAVIOR**

Until now, we defined the equivalent noise resistance so as to catch the noise behavior of devices. Among all the different devices with different dimension sizes, it is still hard for people to compare the performance for different transistors. By observing the analytical expression of equivalent thermal noise resistance, a new parameter called "equivalent noise sheet resistance" is defined for the first time by excluding the geometry information of devices. The analytical expression for this new parameter is defined by

$$R_{nsh} = \frac{S_{id}}{g_m^2} \cdot \left(\frac{W}{L}\right). \tag{4-1}$$

By multiplying the aspect ratio of the device, this "equivalent noise sheet resistance" does not depend on the device geometry. It is a process parameter which is only related to technology parameters, such as mobility, critical field along channel, and silicon dioxide thickness. By using this term, people can study the noise performance of devices from different technologies, and with different dimensions. This term can not only provide IC designers to evaluate the technology, but also help process engineers when they improve the process conditions.

Fig. 4.7 shows the experimental data at 65nm technology nodes along with the model predictions. As the channel length reduces, the equivalent noise sheet resistance increases, and this trend can be captured by our model. By analyzing the data and adding another curve with infinite critical field, we found this increment in  $R_{nsh}$  is due to the

infinite  $E_c$ . In long channel devices, the effective carrier mobility is about constant. For short channel devices, the effective mobility is degraded due to the transverse field [59]. Because of the equivalent noise sheet resistance is related to technology mobility, the impact of the critical field elevates the level of noise sheet resistance. When setting  $E_c$  to be infinite, we see that the equivalent noise sheet resistance reduces as device channel length reduces.

In Fig. 4.8 and Fig. 4.9, equivalent noise sheet resistances,  $R_{nsh}$ , are plotted as a function of gate lengths at different critical fields and mobilities for NFETs and PFETs. We found that by increasing the mobility alone, the equivalent noise sheet resistance is enhanced in the short-channel devices, but reduced in longer-channel devices. This is because the critical field effect changes the CLM enhanced noise power spectral density and  $E_c$  degraded noise power spectral density separately in the total channel thermal PSD. On the other hand, for devices with the same mobility, once  $E_c$  is increased, the equivalent noise sheet resistance is reduced dramatically for both NFETs and PFETs. This confirms the idea in Fig 4.7 that the lateral field effect is the key factor which stops the  $R_{nsh}$  improvement in short-channel devices. In order to improve noise performance, a device with channel engineering to have a higher  $E_c$  should be selected. It also shows that by increasing the intrinsic mobility and critical field together will improve the noise performance in future technology nodes. Moreover, the equivalent noise sheet resistance is approximately proportional to the oxide thickness. Therefore, reducing the  $t_{ox}$  will be another efficient way to reduce the equivalent noise sheet resistance and enhance the noise performance.



Figure 4.7: Measured (symbols) and calculated (lines) *R<sub>nsh</sub>* for NFETs.



Figure 4.8: Simulated equivalent noise sheet resistance  $R_{nsh}$  as a function of gate lengths at different  $E_c$  and mobilities for NFETs.



Figure 4.9: Simulated equivalent noise sheet resistance  $R_{nsh}$  as a function of gate lengths at different  $E_c$  and mobilities for PFETs.

# Chapter 5:

# **CONCLUSIONS AND RECOMMENDATIONS**

## 5.1 CONCLUSIONS

Device noise, is one of the key factors which limit the technology advancement. In order to predict the performances for future devices, three main topics are accomplished in this thesis. First, the noise model for deep sub-100nm MOSFETs is proposed and developed, which includes the non-ideal effects in short-channel MOSFETs. Enhanced channel thermal noise due to non-ideal effects is considered and modeled, by including short-channel effect, channel length modulation effect, velocity saturation effect, mobility variation effect and hot carrier effect. By taking them into consideration, a good fitting between the model simulated result and the experimental data is presented in this thesis.

For noise behavior projection, the proposed model is first implemented to simulate devices' noise performance at 60nm. By comparing with experimental data, the model parameters such as  $\lambda$  in channel length modulation effect is fitted to capture the noise level of selected device, which confirms the equitability of proposed model. To predict noise performance of future devices with channel lengths shorter than 60nm, process parameters for extended planar bulk devices in RF and Analog Mixed-Signal CMOS Technology Requirements in ITRS Roadmap 2009 are used as model parameters. It is found that the noise parameters such as the minimum noise figure and the equivalent noise resistance will actually increase because of the increment in the gate resistance. The intrinsic part in equivalent noise resistance, which is the ratio between the thermal noise
$S_{id}$  and the  $g_m$ , is still decreasing. This means the signal power increases faster than the device noise. However, due to the increment of the gate resistance, increasing number of fingers of the transistor is necessary to keep the improvement of noise parameters.

The newly introduced parameter, namely equivalent noise sheet resistance measures the scaling impact on noise in MOS transistors. By processing the experimental data in 65nm technology nodes, this equivalent noise sheet resistance increases. It means that the process parameters of devices degrade the noise performance. This increment trend is due to the critical longitudinal field along the channel. In order to reduce this equivalent noise sheet resistance, process engineers need to concern about how to enhance the critical field, or reduce the oxide thickness while still maintaining the leakage current.

## **5.2 RECOMMENDATIONS**

Based on the research results obtained from this thesis, the following are the recommendations for future research.

First, since our model is a simple dc compact model, it misses the parasitic effect on the noise prediction. Therefore, parasitic effect including  $R_s$  and  $R_d$ , should be considered.

Second, since devices are going into nano-meter scale, the quantum effects will become significant for future devices and cannot be neglected. People should be concerned about how to include these effects into the device models.

Finally, accurate noise measurement and characterization become more critical in future devices. People should pay more attention to the noise data extraction techniques

60

and the measurement accuracy, in a way such that the noise characterization for nanometer MOSFETs can be accurately modeled in future research.

References

- C. D. Motchenbacher and J. A. Connelly, *Low-Noise Electronic System Design*, New York, John Wiley & Sons, Inc., 1993.
- [2] A. van der Ziel, *Noise in Solid State Devices and Circuits*, New York, John Wiley & Sons, Inc., 1986.
- [3] B. Razavi, *Design of Analog CMOS Integrated Circuits*, McGraw-Hill, 2001.
- [4] S. Kogan, *Electronic Noise and Fluctuations in Solids*, Cambridge University Press, 1996.
- [5] Y. Tsividis, *Operation and Modeling of the MOS Transistor*, McGraw Hill, 2nd., 2000.
- [6] C. Fiegna, "Analysis of Gate Shot Noise in MOSFETs With Ultrathin Gate Oxides," *IEEE Electron Device Lett.*, vol. 24, no. 2, pp. 108-110, Feb. 2003.
- [7] A. J. Scholten, L. F. Tiemeijer, R. Langevelde, R. J. Havens, A. T. A. Zegersvan Duijnhoven, V. C. Venezia and B. M. Klaassen, "Noise Modeling with MOS Model 11 for RF-CMOS Applications," pp. 331-334, Philips Research Laboratories Eindhoven, NE.
- [8] W. Jin, P. C. H. Chan, S. K. H. Fung, and Ping K. Ko, "Shot-Noise-Induced Excess Low-Frequency Noise in Floating-Body Partially Depleted SOI MOSFET's", *IEEE Trans. Electron Devices*, vol. 46, no. 6, pp. 1180-1185, Jun. 1999.
- [9] A. J. Scholten, L. F. Tiemeijer, R. Langevelde, R. J. Havens, A. T. A. Zegersvan Duijnhoven, and V. C. Venezia, "Noise Modeling for RF CMOS Circuit Simulation," *IEEE Trans. Electron Devices*, vol. 50, no. 3, pp. 618-632, Mar. 2003.

- [10] A. L. McWhorter, "1/f Noise and Germanium Surface Properties," Semiconductor Surface Physics, Philadelphia, PA: Univ. of Pennsylvania Press, pp. 207-228, 1957.
- [11] F. N. Hooge, "1/f Noise," *Physica*, vol. 83, pp. 14-23, 1976.
- [12] F. N. Hooge, T. G. M. Kleinpenning and L. K. J. Vandamme, "Experimental Studies on 1/f Noise," *Rep. Prog. Phys.*, vol. 44, pp. 479-532, 1981.
- [13] K. K. Hung, P. K. Ko, C. Hu, and Y. C. Cheng, "A Unified Model for The Flicker Noise in Metal-Oxide-Semiconductor Field-Effect Transistors," *IEEE Trans. Electron Devices*, vol. 37, pp. 654–665, Mar. 1990.
- [14] L. D. Yau and C. T. Sah, "Theory and Experiments of Low Frequency Generation-Recombination Noise in MOS Transistors," *IEEE Trans. Electron Devices*, vol. 16, pp. 170–177, Feb. 1969.
- [15] A. van der Ziel, *Noise: Sources, Characterization, Measurement*, Englewood Cliffs, N.J.: Prentice-Hall, 1970.
- [16] C.-H. Chen and M. J. Deen, "Channel Noise Modeling of Deep Sub-Micron MOSFETs," *IEEE Trans. Electron Device*, vol. 49, no. 8, pp. 1484-1487, Aug. 2002.
- [17] P. K. Ko, R. S. Muller, and C. Hu, "A Unified Model for The Hot–Electron Currents in MOSFETs," *IEDM Tech. Dig.*, pp. 600–603, 1981.
- [18] K. K. Hung, P. K. Ko, C. Hu, and Y. C. Cheng, "A Physics-Based MOSFET Noise Model for Circuit Simulators," *IEEE Trans. Electron Devices*, vol. 37, no. 5, pp. 1323-1333, May 1990.
- [19] A. O. Adan, M. Koyanagi, and M. Fukumi, "Physical Model of Noise Mechanism in SOI and Bulk-Silicon MOSFETs for RF Applications," *IEEE Trans. Electron Devices*, vol. 55, no. 3, pp. 872-880, May 2008.

- [20] D. A. Neamen, An Introduction to Semiconductor Devices, McGraw-Hill, 2006.
- [21] M. V. Dunga, X. Xi, J. He, W. Liu, K. M. Cao, X. Jin, J Ou, M. Chan, A. M. Niknejad, C. Hu, (BSIM 4.6.0 MOSFET Model,) Available: <u>http://wwwdevice.eecs.berkeley.edu/~bsim3/BSIM4/BSIM460/doc/BSIM460\_Manual.pd</u> <u>f</u>
- [22] Z. Liu, C. Hu, J. Huang, T-Yi Chan, M-C. Jeng, P. K. Ko, and Y. C. Cheng,
   "Threshold Voltage Model for Deep-Submicrometer MOSFET's," *IEEE Trans. Electron Devices*, vol. 40, no. 1, pp. 86-95, Jan. 1993.
- [23] John P. McKelvey, Solid-State and Semiconductor Physics, Harper and Row Publishers, New York, 1966.
- [24] K. Chain, J. Huang, J. Duster, P. K Ko, and C. Hu, "A MOSFET Electron Mobility Model of Wide Temperature Range (77-400K) for IC Simulation," *Semiconductor Science and Technology*. vol. 12, pp. 355-358, 1997.
- [25] K. Y. Lim and X. Zhou, "A Physically-Based Semi-Empirical Effective Mobility Model for MOSFET Compact I-V Modeling," *Solid-State Electronics*, vol. 45, pp. 193-197, 2001.
- [26] D. S. Jeon, and D. E. Burk, "MOSFET Electron Inversion Layer Mobilities a Physically Based Semi-Empirical Model for A Wide Temperature Range," *IEEE Trans. Electron Devices.* vol. 36, no.8, pp. 1456-1463, 1989.
- [27] S. Naseh, M. J. Deen, and C-H. Chen, "Hot-Carrier Reliability of Submicron NMOSFETs and Integrated NMOS Low Noise Amplifiers," *Microelectronics Reliability*, vol. 46, pp. 201-212, Apr. 2006.
- [28] S. Naseh, (Investigation of Hot Carrier Effects on RF CMOS Integrated Circuits,) PhD Thesis, Dept. Elec. and Comp. Eng., McMaster University, Mar. 2005.

- [29] F. Li, (Implementation of MOSFET High-Frequency Noise for RF ICs,) M.S. Thesis, Dept. Elec. and Comp. Eng., McMaster University, Jul. 2005.
- [30] M. Ferauchi, "Impact of Forward Substrate Bias on Threshold Voltage Fluctuation in Metal-Oxide-Semiconductor Field-Effect Transistors," *Japanese Journal of Applied Physics*, vol. 46, no. 7A, pp. 4105-4107, 2007.
- [31] C.-H. Chen, (Noise Characterization and Modeling of MOSFETs for RF IC Applications,) PhD Thesis, Dept. Elec. and Comp. Eng., McMaster University, Sept. 2002.
- [32] D. P. Triantis, A. N. Birbas and S. E. Plevridis, "Induced Gate Noise in MOSFETs Revisited: the Submicron Case," *Solid-State Electronics*, vol. 41, no. 12, pp. 1937-1942, Dec. 1997.
- [33] J. Lee and G. Bosman, "Correlation Noise Measurements and Modeling of Nanoscale MOSFETs," *Proceedings of the NATO workshop on advanced experimental methods for noise research in nanoscale electronic devices*, pp. 153-160, Aug. 2003.
- [34] A. S. Roy, C. Enz, T. C. Lim, and F. Danneville, "Impact of Lateral Asymmetry of MOSFETs on the Gate-Drain Noise Correlation," *IEEE Trans. Electron Devices*. vol. 55, no.8, pp. 2268-2272, Aug. 2008.
- [35] D. P. Triantis, A. N. Birbas, and D. Kondis, "Thermal Noise Modeling for Short Channel MOSFETs," *IEEE Trans. Electron Devices*, vol. 43, no. 11, pp. 1950-1955, Nov. 1996.
- [36] A. J. Scholten, H. J. Tromp, L. F. Tiemeijer, R. van Langevelde, R. J. Havens,
  P. W. H. de Vreede, R. F. M. Roes, P. H. Woerlee, A. H. Montree, and D. B.
  M. Klaassen, "Accurate Thermal Noise Model for Deep-Submicron CMOS," *Proceedings of the International Electron Devices Meeting*, pp. 155-158, Dec. 1999.

- [37] C.-H. Chen and M. J. Deen, "Channel Noise Modeling of Deep Sub-Micron MOSFETs," *IEEE Trans. Electron Device*, vol. 49, no. 8, pp. 1484-1487, Aug. 2002.
- [38] G. Knoblinger, P. Kelin, and M. Tiebout, "A New Model for Thermal Channel Noise of Deep-Submicron MOSFETs and its Application in RF-CMOS design," *IEEE J. Solid-State Circuits*, vol. 36, no. 5, pp. 831-837, May 2001.
- [39] K. Han, H. Shin, and K. Lee, "Analytical Drain Thermal Noise Current Model Valid for Deep Submicron MOSFETs," *IEEE Trans. Electron Devices*. vol. 51, no.2, pp. 261-269, Feb. 2004.
- [40] B. Wang, J. R. Hellums, and C. G. Sodini, "MOSFET Thermal Noise Modeling for Analog Integrated Circuits," *IEEE J. Solid-State Circuits*, vol. 29, no. 7, pp. 833–835, Jul. 1994.
- [41] S. Asgaran and M. J. Deen, "RF Noise Models of MOSFETs a Review," *NSTI-Nanotech*, vol. 2, pp. 96-101, 2004.
- [42] F. M. Klaassen and J. Prins, "Thermal Noise of MOS Transistors," *Philips Res. Rep.*, vol. 22, pp. 505-514, 1967.
- [43] S. Asgaran, M. J. Deen, C. H. Chen, G. A. Rezvani, Y. Kamali and Y. Kiyota, "Analytical Determination of MOSFET's High Frequency Noise Parameters from NF<sub>50</sub> Measurements and Its Application in RFIC Design," *IEEE J. Solid-State Circuits*, vol. 42, no. 5, May 2007.
- [44] J. C. Ranuarez, (Broadband Microwave Amplifiers in Deep Submicron CMOS Technology,) M.S. thesis, Dept. Elec. and Comp. Eng., McMaster University, 2005.
- [45] M. J. Deen, C.-H. Chen, S. Asgaran, G. Ali Rezvani, J. Tao, and Y. Kiyota, "High-Frequency Noise of Modern MOSFETs: Compact Modeling and

Measurement Issues," *IEEE Trans. Electron Devices*, vol. 53, no.9, pp. 2062-2081, Sept. 2006.

- [46] C.-H. Chen and M. J. Deen, "High Frequency Noise of MOSFETs I -Modeling," *Solid-States Electronics*, vol. 42, no.11, pp. 2069-2081, 1998.
- [47] S. Asgaran, M. J. Deen, and C.-H. Chen, "Analytical Modeling of MOSFET Noise Parameters for Analog and RF Applications," *IEEE Custom Integrated Circuits Conference*, pp. 379-382, 2004.
- [48] S. Asgaran, M. J. Deen, and C.-H. Chen, "Analytical Modeling of MOSFETs Channel Noise and Noise Parameters," *IEEE Trans. Electron Devices*, vol. 51, no.12, pp. 379-382, Dec. 2004.
- [49] International Technology Roadmap for Semiconductors, 2009 Edition.Available: http://www.itrs.net/links/2009ITRS/Home2009.htm
- [50] A. Hokazono, S. Balasubramanian, K. Ishimaru, H. Ishiuchi, H. Chenming, and L. Tsu-Jae King, "MOSFET Hot-Carrier Reliability Improvement by Forward-Body Bias," *IEEE Electron Device Lett.*, vol. 27, no. 7, pp. 605–608, Jul. 2006.
- [51] A. Hokazono, S. Balasubramanian, K. Ishimaru, H. Ishiuchi, L. T.-J. King, and C. Hu, "MOSFET Design for Forward Body Biasing Scheme," *IEEE Electron Device Lett.*, vol. 27, no. 5, pp. 387–389, May 2006.
- [52] J.-C. Guo, M.-C. Chang, C.-Y. L., C. C. H. Hsu, and S. S. S. Chung, "Transconductance Enhancement Due to Back Bias for Submicron NMOSFET," *IEEE Trans. Electron Devices*, vol. 42, no. 2, pp. 288–294, Feb. 1995.
- [53] M. J. Deen and O. Marinov, "Effect of Forward and Reverse Substrate Biasing on Low-Frequency Noise in Silicon PMOSFETs," *IEEE Trans. Electron Devices*, vol. 49, no.3, pp. 409-413, Mar. 2002.

- [54] A. Hokazono, S. Balasubramanian, K. Ishimaru, H. Ishiuchi, C. Hu and T-J K. Liu, "Forward Body Biasing as A Bulk-Si CMOS Technology Scaling Strategy," *IEEE Trans. Electron Devices*, vol. 55, no.10, pp. 2657-2664, Oct. 2008.
- [55] D. Siprak, M. Tiebout, N. Zanolla, P. Baumgartner and C. Fiegna, "Noise Reduction in CMOS Circuits Through Switched Gate and Forward Substrate Bias," *IEEE J. Solid-State Circuits*, vol. 44, no. 7, pp. 1959-1967, Jul. 2009.
- [56] H. Wang and R. Zeng, "Experimental Verification of The Effect of Carrier Hearing on Channel Noise in Deep Submicron NMOSFETs by Substrate Bias," *IEEE Radio Frequency Integrated Circuits Symposium*, pp. 599-602, 2004.
- [57] H. Su, H. Wang, T. Xu, and R. Zeng, "Effects of Forward Body Bias on High Frequency Noise in 0.18-um CMOS Transistors," *IEEE Trans. Microwave Theory and Tech.*, vol. 57, no. 4, pp. 972-979, Apr. 2009.
- [58] H. Wang and R. Zeng, "An Experimental Study of Carrier Heating on Channel Noise in Deep-Submicrometer NMOSFETs via Body Bias," *IEEE Trans. Microwave Theory and Tech.*, vol. 53, no. 2, pp. 564-570, Feb. 2005.
- [59] K-Y Toh, P-K Ko and R G. Meyer, "An Engineering Model for Short-Channel MOS Devices," *IEEE J. Solid-State Circuits*, vol. 23, no. 4, pp. 950-958, Aug. 1988.
- [60] C. H. Chen, Y. L. Wang, M. Bakr, and Z. Zeng, "Novel Noise Parameter Determination for On-Wafer Microwave Noise Measurements," *IEEE Trans. Instrumentation & Measurement*, vol. 57, issue 11, pp. 2462-2471, Nov. 2008.
- [61] B. P. Hand, "Direct Reading UHF Power Measurements," *Hewlett-Packard Journal*, vol. 1, no. 9, May 1950.

- [62] A. S. Brush, "Measurement of Microwave Power A Review of Techniques Used for Measurement of High-Frequency RF Power," *IEEE Instrum. Meas. Mag.*, vol. 10, issue 2, pp. 20-25, Apr. 2007.
- [63] A. Fantom, *Radio Frequency & Microwave Power Measurements*, London, U.K.: Peter Peregrinus Ltd, 1990.
- [64] J. R. Pierce, "Physical Sources of Noise," *Proceedings of the IRE*, vol. 44, issue 5, pp. 601-608, May 1956.
- [65] R. van Langevelde, A.J. Scholten and D.B.M. Klaassen, (*MOS Model 11*,) Available: http://www.eigroup.org/cmc/next\_gen\_cmos/mm11.pdf
- [66] Z. Liu, C. Hu, J. Huang, T-Y. Chan, M-C. Jeng, P. K. Ko and Y. C. Cheng, "Threshold Voltage Model for Deep-Submicrometer MOSFET's," *IEEE Trans. Electron Devices*, vol. 40, no. 1, pp. 86-95, Jan. 1993.
- [67] A. A. Abidi, "High-Frequency Noise Measurements on FET's with Small Dimensions," *IEEE Trans. Electron Devices*, vol. ED-33, pp. 1801-1805, Nov. 1986.
- [68] A. S. Roy, and C. Enz, "Compact Modeling of Thermal Noise in the MOS Transistor," *IEEE Trans. Electron Devices*, vol. 52, no. 4, pp. 611-614, Apr. 2005.
- [69] A. S. Roy, C. Enz, and J.-M. Sallese, "Noise Modeling in Lateral Nonuniform MOSFET," *IEEE Trans. Electron Devices*, vol. 54, no. 8, pp. 1994-2001, Aug. 2007.
- [70] M. E. Mokari and W. Patience, "A New Method of Noise Parameter Calculation Using Direct Matrix Analysis," *IEEE Trans. Circuits and Systems I: Fundamental Theory and Applications*, vol. 39, no. 9, pp. 767-771, Sept. 1992.

- [71] *Fundamentals of RF and Microwave Noise Figure Measurements*, Agilent Application Note 57-1.
- [72] N. J. Kuhn, "Curing a Subtle but Significant Cause of Noise Figure Error," *Microwave J.*, vol. 27, no. 6, pp. 85-98, June 1984.
- [73] C. H. Chen and M. J. Deen, "A General Noise and S-parameter Deembedding Procedure for On-wafer High-frequency Noise Measurements of MOSFETs," *IEEE Trans. Microwave Theory and Techniques*, vol. 49, no. 5, pp. 1004-1005, May 2001.
- [74] C. H. Chen, M. J. Deen, Y. Cheng, and M. Matloubian, "Extraction of the Induced Gate Noise, Channel Thermal Noise and their Correlation in Sub-Micron MOSFETs from RF Noise Measurements," *IEEE Trans. Electron Devices*, vol. 48, no. 12, pp. 2884 - 2892, Dec. 2001.
- [75] C. H. Chen and M. J. Deen, "Direct Extraction of the Channel Thermal Noise in Metal-Oxide-Semiconductor Field Effect Transistor from Measurements of Their RF Noise Parameters," *Journal of Vacuum Science and Technology A* (Special Issue for the 9th Canadian Semiconductor Technology Conference), vol. 18(2), pp. 757-760, March/April 2000.
- [76] R. Q. Lane, "The Determination of Device Noise Parameters," *Proc. of the IEEE*, vol. 57, no. 8, pp. 1461-1462, Aug. 1969.
- [77] C. H. Chen, M. J. Deen, M. Matloubian and Y. Cheng, "Intrinsic Noise Currents in Deep Submicron MOSFETs," *International Microwave Symposium (IEEE MTT-S)*, Phoenix, Arizona, pp. 835-838, May 2001.
- [78] C. H. Chen, M. J. Deen, M. Matloubian and Y. Cheng, "Extraction of the Induced Gate Noise, Channel Thermal Noise and Their Correlation in Sub-Micron MOSFETs From RF Noise Measurements," *Proceedings of IEEE*

International Conference on Microelectronic Test Structures (ICMTS 2001), Kobe, Japan, pp. 131-135, Mar. 2001.

- [79] C.-H Chen and M. J. Deen, "A General Noise and S-parameter De-embedding Procedure for On-wafer High-frequency Noise Measurements of MOSFET's," *IEEE Trans. Microwave Theory Tech.*, vol. 49, pp. 1004-1005, May 2001.
- [80] C. H. Chen, "Accuracy Issues of On-wafer Noise Measurements," *Fluctuation and Noise Letters*, vol. 8, issues 3-4, pp. L281-L303, Dec. 2008.